System and method for maintaining local oscillator (LO) phase continuity

    公开(公告)号:US11264995B1

    公开(公告)日:2022-03-01

    申请号:US17079795

    申请日:2020-10-26

    Abstract: A local oscillator (LO) circuit includes a voltage controlled oscillator (VCO) configured to receive an output of a phase locked loop (PLL) circuit, the VCO coupled to a clock gating circuit configured to generate a VCO output signal (vco_g), a local oscillator (LO) divider configured to receive the VCO output signal (vco_g) and a local oscillator (LO) preset signal, the LO preset signal configured to set the LO divider to a predetermined initial phase, a programmable divider configured to receive a divider signal and the VCO output signal (vco_g) and generate a local oscillator (LO) phase detection trigger signal, Fv, a toggling accumulator coupled to an output of the programmable divider, the toggling accumulator configured to receive the divider signal and the LO phase detection trigger signal, Fv, and generate a counter signal, and a decision logic configured to receive a sample enable signal and the counter signal and adjust the programmable divider based on the sample enable signal and the counter signal.

    Phase frequency detector linearization using switching supply

    公开(公告)号:US10534025B2

    公开(公告)日:2020-01-14

    申请号:US15710593

    申请日:2017-09-20

    Inventor: Jingcheng Zhuang

    Abstract: A phase frequency detector (PFD) isolates supply (e.g., voltage supply) to a reference path and a feedback path of a phase locked loop (PLL) such that the power supply to the reference path is independent of the power supply to the feedback path. This isolation improves linearity. In one instance, the PFD includes a supply voltage, one or more switches, a reference capacitor and a feedback capacitor. The reference capacitor is selectively coupled to the supply voltage via the one or more switches and the feedback capacitor is selectively coupled to the supply voltage via the one or more switches.

    Distributed differential interconnect

    公开(公告)号:US10523272B2

    公开(公告)日:2019-12-31

    申请号:US15606820

    申请日:2017-05-26

    Abstract: An electronic apparatus is disclosed that implements a distributed differential interconnect. In an example aspect, the electronic apparatus includes a first endpoint having a first differential connection interface and a second endpoint having a second differential connection interface. The electronic apparatus also includes a differential interconnect coupled between the first differential connection interface and the second differential connection interface. The differential interconnect includes a plus pathway and a minus pathway. The plus pathway extends between the first differential connection interface and the second differential connection interface, with the plus pathway including multiple plus conductors. The minus pathway extends between the first differential connection interface and the second differential connection interface, with the minus pathway including multiple minus conductors.

    BAND-GAP CURRENT REPEATER
    19.
    发明申请
    BAND-GAP CURRENT REPEATER 有权
    带隙电流重复器

    公开(公告)号:US20150301539A1

    公开(公告)日:2015-10-22

    申请号:US14254279

    申请日:2014-04-16

    CPC classification number: G05F1/468 G05F3/30

    Abstract: A series of current repeaters with localized feedback is provided. Each current that precedes a subsequent current repeater in the series is configured to receive a feedback current from the subsequent current repeater and generate an error signal accordingly with a differential amplifier so as to reduce current repetition errors that would otherwise result from an offset voltage in the differential amplifier.

    Abstract translation: 提供了一系列具有局部反馈的电流中继器。 在串联中的随后的当前中继器之前的每个电流被配置为从随后的当前中继器接收反馈电流,并且相应地使用差分放大器产生误差信号,以便减少否则由于偏置电压而产生的电流重复误差 差分放大器。

    Methods and devices for matching transmission line characteristics using stacked metal oxide semiconductor (MOS) transistors
    20.
    发明授权
    Methods and devices for matching transmission line characteristics using stacked metal oxide semiconductor (MOS) transistors 有权
    使用叠层金属氧化物半导体(MOS)晶体管匹配传输线特性的方法和装置

    公开(公告)号:US08928365B2

    公开(公告)日:2015-01-06

    申请号:US13658778

    申请日:2012-10-23

    CPC classification number: H03K19/017554 H03K19/0005

    Abstract: An output driver for electrostatic discharge (ESD) protection includes a first pair of stacked metal oxide semiconductor field-effect transistor (MOS) devices coupled between a power terminal and a first differential output terminal. The output driver also includes a second pair of stacked MOS devices coupled between a second differential output terminal and a ground terminal.

    Abstract translation: 用于静电放电(ESD)保护的输出驱动器包括耦合在电源端子和第一差分输出端子之间的第一对堆叠金属氧化物半导体场效应晶体管(MOS)器件。 输出驱动器还包括耦合在第二差分输出端子和接地端子之间的第二对堆叠MOS器件。

Patent Agency Ranking