-
公开(公告)号:US20220224325A1
公开(公告)日:2022-07-14
申请号:US17568637
申请日:2022-01-04
Applicant: Richtek Technology Corporation
Inventor: Kun-Huang Yu , Chien-Yu Chen , Ting-Wei Liao , Wu-Te Weng , Chien-Wei Chiu , Yong-Zhong Hu , Ta-Yung Yang
IPC: H03K17/16
Abstract: A switch capable of decreasing parasitic inductance includes: a semiconductor device, a first top metal line, and a second top metal line. The second top metal line electrically connects a power supply input end and a current inflow end of the semiconductor device, wherein a first part of the first top metal line is arranged in parallel and adjacent to a second part of the second top metal line. When the semiconductor device is in an ON operation, an input current outflows from the power supply input end, and is divided into a first current and a second current. When the first current and the second current flow through the first part and the second part respectively, the first current and the second current flow opposite to each other, to reduce an total parasitic inductance of the first top metal line and the second top metal line.
-
公开(公告)号:US20220223733A1
公开(公告)日:2022-07-14
申请号:US17547707
申请日:2021-12-10
Applicant: Richtek Technology Corporation
Inventor: Chun-Lung Chang , Chih-Wen Hsiung , Kun-Huang Yu , Kuo-Chin Chiu , Wu-Te Weng , Chien-Wei Chiu , Ta-Yung Yang
Abstract: A high voltage device includes: a semiconductor layer, a well region, a shallow trench isolation region, a drift oxide region, a body region, a gate, a source, and a drain. The drift oxide region is located on a drift region. The shallow trench isolation region is located below the drift oxide region. A part of the drift oxide region is located vertically above a part of the shallow trench isolation region and is in contact with the shallow trench isolation region. The shallow trench isolation region is formed between the drain and the body region.
-
公开(公告)号:US20210074851A1
公开(公告)日:2021-03-11
申请号:US16868456
申请日:2020-05-06
Applicant: RICHTEK TECHNOLOGY CORPORATION
Inventor: Chien-Wei Chiu , Ta-Yung Yang , Wu-Te Weng , Chien-Yu Chen , Kun-Huang Yu , Chih-Wen Hsiung , Kuo-Chin Chiu , Chun-Lung Chang
IPC: H01L29/78 , H01L29/10 , H01L29/40 , H01L21/765 , H01L29/66
Abstract: The present invention provides a high voltage device and a manufacturing method thereof. The high voltage device includes: a semiconductor layer, a drift oxide region, a well, a body region, a gate, at least one sub-gate, a source, and a drain. The drift oxide region is located on a drift region in an operation region. The sub-gate is formed on the drift oxide region right above the drift region. The sub-gate is parallel with the gate. A conductive layer of the gate has a first conductivity type, and a conductive layer of the sub-gate has a second conductivity type or is an intrinsic semiconductor structure.
-
公开(公告)号:US12136650B2
公开(公告)日:2024-11-05
申请号:US17718101
申请日:2022-04-11
Applicant: Richtek Technology Corporation
Inventor: Chih-Wen Hsiung , Chun-Lung Chang , Kun-Huang Yu , Kuo-Chin Chiu , Wu-Te Weng
Abstract: A high voltage device includes: a semiconductor layer, a well, a body region, a body contact, a gate, a source, and a drain. The body contact is configured as an electrical contact of the body region. The body contact and the source overlap with each other to define an overlap region. The body contact has a depth from an upper surface of the semiconductor layer, wherein the depth is deeper than a depth of the source, whereby a part of the body contact is located vertically below the overlap region. A length of the overlap region in a channel direction is not shorter than a predetermined length, so as to suppress a parasitic bipolar junction transistor from being turning on when the high voltage device operates, wherein the parasitic bipolar junction transistor is formed by a part of the well, a part of the body region and a part of the source.
-
公开(公告)号:US20240297067A1
公开(公告)日:2024-09-05
申请号:US18664656
申请日:2024-05-15
Applicant: Richtek Technology Corporation
Inventor: Kun-Huang Yu , Chien-Yu Chen , Ting-Wei Liao , Chih-Wen Hsiung , Chun-Lung Chang , Kuo-Chin Chiu , Wu-Te Weng , Chien-Wei Chiu , Yong-Zhong Hu , Ta-Yung Yang
IPC: H01L21/762 , H01L29/06 , H01L29/423 , H01L29/78
CPC classification number: H01L21/7621 , H01L21/76221 , H01L21/76281 , H01L29/0653 , H01L29/42368 , H01L29/7816
Abstract: A high voltage device includes: a semiconductor layer, a well, a bulk region, a gate, a source, and a drain. The bulk region is formed in the semiconductor layer and contacts the well region along a channel direction. A portion of the bulk region is vertically below and in contact with the gate, to provide an inversion region of the high voltage device when the high voltage device is in conductive operation. A portion of the well lies between the bulk region and the drain, to separate the bulk region from the drain. A first concentration peak region of an impurities doping profile of the bulk region is vertically below and in contact with the source. A concentration of a second conductivity type impurities of the first concentration peak region is higher than that of other regions in the bulk region.
-
公开(公告)号:US12062570B2
公开(公告)日:2024-08-13
申请号:US17547829
申请日:2021-12-10
Applicant: Richtek Technology Corporation
Inventor: Kun-Huang Yu , Chien-Yu Chen , Ting-Wei Liao , Chih-Wen Hsiung , Chun-Lung Chang , Kuo-Chin Chiu , Wu-Te Weng , Chien-Wei Chiu , Yong-Zhong Hu , Ta-Yung Yang
IPC: H01L29/78 , H01L21/762 , H01L29/06 , H01L29/423
CPC classification number: H01L21/7621 , H01L21/76221 , H01L21/76281 , H01L29/0653 , H01L29/42368 , H01L29/7816
Abstract: A high voltage device includes: a semiconductor layer, a well, a bulk region, a gate, a source, and a drain. The bulk region is formed in the semiconductor layer and contacts the well region along a channel direction. A portion of the bulk region is vertically below and in contact with the gate, to provide an inversion region of the high voltage device when the high voltage device is in conductive operation. A portion of the well lies between the bulk region and the drain, to separate the bulk region from the drain. A first concentration peak region of an impurities doping profile of the bulk region is vertically below and in contact with the source. A concentration of a second conductivity type impurities of the first concentration peak region is higher than that of other regions in the bulk region.
-
公开(公告)号:US11955890B2
公开(公告)日:2024-04-09
申请号:US17567130
申请日:2022-01-02
Applicant: RICHTEK TECHNOLOGY CORPORATION
Inventor: Ting-Wei Liao , Chien-Yu Chen , Kun-Huang Yu , Chien-Wei Chiu , Ta-Yung Yang
CPC classification number: H02M3/158 , H02M1/0006 , H02M1/08 , H02M1/38 , H03K17/063 , H03K2217/0063 , H03K2217/0072
Abstract: A switching converter circuit for switching one end of an inductor therein between plural voltages according to a pulse width modulation (PWM) signal to convert an input voltage to an output voltage. The switching converter circuit has a driver circuit including a high side driver, a low side driver, a high side sensor circuit, and a low side sensor circuit. The high side sensor circuit is configured to sense a gate-source voltage of a high side metal oxide semiconductor field effect transistor (MOSFET), to generate a low side enable signal for enabling the low side driver to switch a low side MOSFET according to the PWM signal. The low side sensor circuit is configured to sense a gate-source voltage of a low side MOSFET, to generate a high side enable signal for enabling the high side driver to switch a high side MOSFET according to the PWM signal.
-
公开(公告)号:US20220223464A1
公开(公告)日:2022-07-14
申请号:US17547829
申请日:2021-12-10
Applicant: Richtek Technology Corporation
Inventor: Kun-Huang Yu , Chien-Yu Chen , Ting-Wei Liao , Chih-Wen Hsiung , Chun-Lung Chang , Kuo-Chin Chiu , Wu-Te Weng , Chien-Wei Chiu , Yong-Zhong Hu , Ta-Yung Yang
IPC: H01L21/762 , H01L29/06 , H01L29/423 , H01L29/78
Abstract: A high voltage device includes: a semiconductor layer, a well, a bulk region, a gate, a source, and a drain. The bulk region is formed in the semiconductor layer and contacts the well region along a channel direction. A portion of the bulk region is vertically below and in contact with the gate, to provide an inversion region of the high voltage device when the high voltage device is in conductive operation. A portion of the well lies between the bulk region and the drain, to separate the bulk region from the drain. A first concentration peak region of an impurities doping profile of the bulk region is vertically below and in contact with the source. A concentration of a second conductivity type impurities of the first concentration peak region is higher than that of other regions in the bulk region.
-
公开(公告)号:US20180269319A1
公开(公告)日:2018-09-20
申请号:US15624646
申请日:2017-06-15
Applicant: RICHTEK TECHNOLOGY CORPORATION
Inventor: Kun-Huang Yu , Tsung-Yi Huang
IPC: H01L29/78 , H01L29/423 , H01L29/66
CPC classification number: H01L29/7816 , H01L29/404 , H01L29/42368 , H01L29/66659 , H01L29/66681 , H01L29/7835
Abstract: The invention provides a high voltage device, including: an operation layer, formed on a substrate; a body region and a well, formed in the operation layer to connect the top surface, wherein a PN interface is formed between the body region and the well; a gate, formed on the top surface; a drain and a source, the source formed in a portion of the operation layer in the body region, and the drain formed in a portion of the operation layer in the well; a pseudo-gate, formed on the top surface between the gate and the drain; a first resist protection oxide layer, formed on the gate, the well, and the pseudo-gate; a first conductor layer, formed on the first resist protection oxide layer; a second resist protection oxide layer, formed on the pseudo-gate and the well, the second resist protection oxide layer having no contact with the first resist protection oxide layer; and a second conductor layer, formed on the second resist protection oxide layer.
-
-
-
-
-
-
-
-