Display driving circuit
    21.
    发明授权

    公开(公告)号:US11817067B2

    公开(公告)日:2023-11-14

    申请号:US17221461

    申请日:2021-04-02

    Abstract: A display driving circuit for driving a display panel, including a first memory configured to store main image data received from outside of the display driving circuit; a second memory configured to store first additional image data in a normal mode, and to store second additional image data in an Always On Display (AOD) mode having lower power consumption than the normal mode; a normal mode controller configured to operate in the normal mode according to the first additional image data stored in the second memory; and an AOD mode controller configured to operate in the AOD mode according to the main image data stored in the first memory and the second additional image data stored in the second memory.

    DISPLAY DRIVER INTEGRATED CIRCUIT AND METHOD OF OPERATING THE SAME

    公开(公告)号:US20230137060A1

    公开(公告)日:2023-05-04

    申请号:US17807237

    申请日:2022-06-16

    Abstract: A display driver integrated circuit includes a frame buffer, a plurality of image processing circuits and an image processing controller. The frame buffer sequentially stores a plurality of frame data received from a host processor. Each of the plurality of frame data includes a plurality of data slices. The image processing circuits perform image signal processing operations, respectively, on ones of the data slices that are included in a respective one of the plurality of frame data and which are sequentially retrieved from the frame buffer. The image processing controller bypasses at least one of the image processing circuits by applying a bypass control signal to the image processing circuits based on a first plurality of data slices included in a first one of the plurality of frame data and a second plurality of data slices included in a second one of the plurality of frame data.

    Clock and data recovery circuit and a display apparatus having the same

    公开(公告)号:US11632228B2

    公开(公告)日:2023-04-18

    申请号:US17476782

    申请日:2021-09-16

    Abstract: A display device including: a timing controller outputting a reference clock signal and a data packet, wherein the data packet includes a clock signal embedded in a data signal; a clock and data recovery (CDR) circuit receiving the reference clock signal and the data packet; and a display panel displaying an image based on the data packet, wherein, when the CDR circuit receives the reference clock signal, a frequency band of the reference clock signal is detected using a first internal clock signal, a parameter associated with jitter characteristics of the clock and data recovery circuit is adjusted according to the detected frequency band, and a second internal clock signal is output by adjusting a frequency of the first internal clock signal, and when the CDR circuit receives the data packet, the data signal and a clock signal synchronized with the data signal are recovered from the data packet.

    Clock and data recovery circuit and a display apparatus having the same

    公开(公告)号:US11133920B2

    公开(公告)日:2021-09-28

    申请号:US16878728

    申请日:2020-05-20

    Abstract: A display device including: a timing controller outputting a reference clock signal and a data packet, wherein the data, packet includes a clock signal embedded in a data signal; a clock and data recovery (CDR) circuit receiving the reference clock signal and the data packet; and a display panel displaying an image based on the data packet, wherein, when the CDR circuit receives the reference clock signal, a frequency band of the reference clock signal is detected using a first internal clock signal, a parameter associated with jitter characteristics of the clock and data recovery circuit is adjusted according to the detected frequency band, and a second internal clock signal is output by adjusting a frequency of the first internal clock signal and when the CDR circuit receives the data packet, the data signal and a clock signal synchronized with the data signal are recovered from the data packet.

    Display driver integrated circuit and method of operating the same

    公开(公告)号:US12106736B2

    公开(公告)日:2024-10-01

    申请号:US17807237

    申请日:2022-06-16

    CPC classification number: G09G5/393 G09G3/3696 G09G2330/021 G09G2360/18

    Abstract: A display driver integrated circuit includes a frame buffer, a plurality of image processing circuits and an image processing controller. The frame buffer sequentially stores a plurality of frame data received from a host processor. Each of the plurality of frame data includes a plurality of data slices. The image processing circuits perform image signal processing operations, respectively, on ones of the data slices that are included in a respective one of the plurality of frame data and which are sequentially retrieved from the frame buffer. The image processing controller bypasses at least one of the image processing circuits by applying a bypass control signal to the image processing circuits based on a first plurality of data slices included in a first one of the plurality of frame data and a second plurality of data slices included in a second one of the plurality of frame data.

    TRANSMITTER CIRCUIT AND DISPLAY DEVICE INCLUDING THE SAME

    公开(公告)号:US20240112650A1

    公开(公告)日:2024-04-04

    申请号:US18199163

    申请日:2023-05-18

    Abstract: The present disclosure provides transmitter circuits and display devices including the same. In some embodiments, the transmitter circuit includes a run length detector, a modifier, and a scrambler. The run length detector is configured to derive position information indicating a first input data related to a threshold run length from among a plurality of input data in a predetermined bit unit, when a run length of first scrambled data for the first input data meets or exceeds the threshold run length in the predetermined bit unit. The modifier is configured to generate modified input data by inverting at least one bit of the first input data based on the position information. The scrambler is configured to receive the modified input data from the modifier, and generate second scrambled data by scrambling the modified input data with scrambling information.

    Luminance compensator and display system including the same

    公开(公告)号:US11847952B2

    公开(公告)日:2023-12-19

    申请号:US17367471

    申请日:2021-07-05

    Abstract: A luminance compensator includes a memory device and a luminance compensation circuit. The memory device stores a plurality of luminance compensation data and provides first luminance compensation data and second luminance compensation data among the plurality of luminance compensation data in response to a frame rate dimming-on signal. The first luminance compensation data corresponds to a first frame rate. The second luminance compensation data corresponds to a second frame rate. The plurality of luminance compensation data is for compensating luminance of at least one region that operates with a plurality of frame rates. The frame rate dimming-on signal represents time intervals in which frame rates of the at least one region are gradually changed. The luminance compensation circuit generates third luminance compensation data in response to the frame rate dimming-on signal, the first luminance compensation data, and the second luminance compensation data.

Patent Agency Ranking