Method for fabricating a decoupling composite capacitor in a wafer and related structure
    21.
    发明授权
    Method for fabricating a decoupling composite capacitor in a wafer and related structure 有权
    在晶片中制造去耦复合电容器的方法及相关结构

    公开(公告)号:US08497564B2

    公开(公告)日:2013-07-30

    申请号:US12583016

    申请日:2009-08-13

    IPC分类号: H01L29/92 H01L21/02

    摘要: According to an exemplary embodiment, a method for fabricating a decoupling composite capacitor in a wafer that includes a dielectric region overlying a substrate includes forming a through-wafer via in the dielectric region and the substrate. The through-wafer via includes a through-wafer via insulator covering a sidewall and a bottom of a through-wafer via opening and a through-wafer via conductor covering the through-wafer via insulator. The method further includes thinning the substrate, forming a substrate backside insulator, forming an opening in the substrate backside insulator to expose the through-wafer via conductor, and forming a backside conductor on the through-wafer via conductor, such that the substrate backside conductor extends over the substrate backside insulator, thereby forming the decoupling composite capacitor. The substrate forms a first decoupling composite capacitor electrode and the through-wafer via conductor and substrate backside conductor form a second decoupling composite capacitor electrode.

    摘要翻译: 根据示例性实施例,在晶片中制造去耦复合电容器的方法包括覆盖在衬底上的电介质区域包括在电介质区域和衬底中形成贯通晶片通孔。 贯通晶片通孔包括覆盖贯通晶片通孔开口的侧壁和底部的贯通晶片通孔绝缘体,以及通过绝缘体覆盖贯通晶片的贯通晶片通孔导体。 该方法还包括使衬底变薄,形成衬底背面绝缘体,在衬底背面绝缘体中形成开口以通过导体暴露通过晶片,以及通过导体在透晶片上形成背面导体,使得衬底背侧导体 延伸到衬底背面绝缘体上,从而形成去耦复合电容器。 衬底形成第一去耦合复合电容器电极,并且通过晶片通孔导体和衬底背侧导体形成第二去耦复合电容器电极。

    FINFET Based One-Time Programmable Device and Related Method
    22.
    发明申请
    FINFET Based One-Time Programmable Device and Related Method 有权
    基于FINFET的一次性可编程器件及相关方法

    公开(公告)号:US20130051112A1

    公开(公告)日:2013-02-28

    申请号:US13219414

    申请日:2011-08-26

    IPC分类号: G11C17/08

    摘要: According to one embodiment, a one-time programmable (OTP) device comprises a memory FinFET in parallel with a sensing FinFET. The memory FinFET and the sensing FinFET share a common source region, a common drain region, and a common channel region. The memory FinFET is programmed by having a ruptured gate dielectric, resulting in the sensing FinFET having an altered threshold voltage and an altered drain current. A method for utilizing such an OTP device comprises applying a programming voltage for rupturing the gate dielectric of the memory FinFET thereby achieving a programmed state of the memory FinFET, and detecting by the sensing FinFET the altered threshold voltage and the altered drain current due to the programmed state of the memory FinFET.

    摘要翻译: 根据一个实施例,一次性可编程(OTP)器件包括与感测FinFET并联的存储器FinFET。 存储器FinFET和感测FinFET共享共源极区,公共漏极区和公共沟道区。 存储器FinFET通过具有破裂的栅极电介质来编程,导致感测FinFET具有改变的阈值电压和改变的漏极电流。 一种利用这种OTP器件的方法包括施加用于破坏存储器FinFET的栅极电介质的编程电压,从而实现存储器FinFET的编程状态,并且通过感测FinFET检测改变的阈值电压和改变的漏极电流,由于 存储器FinFET的编程状态。

    Method for Efficiently Fabricating Memory Cells with Logic FETs and Related Structure
    23.
    发明申请
    Method for Efficiently Fabricating Memory Cells with Logic FETs and Related Structure 有权
    使用逻辑FET和相关结构高效地构建存储单元的方法

    公开(公告)号:US20130009231A1

    公开(公告)日:2013-01-10

    申请号:US13179248

    申请日:2011-07-08

    IPC分类号: H01L29/788 H01L21/336

    摘要: According to one exemplary embodiment, a method for concurrently fabricating a memory region with a logic region in a common substrate includes forming a lower dielectric segment in the common substrate in the memory and logic regions. The method also includes forming a polysilicon segment over the lower dielectric segment in the memory region, while concurrently forming a sacrificial polysilicon segment over the lower dielectric segment in the logic region. Furthermore, the method includes removing from the logic region the lower dielectric segment and the sacrificial polysilicon segment. The method additionally includes forming a high-k segment in the logic region over the common substrate, and in the memory region over the polysilicon segment and forming a metal segment over the high-k segment in the logic and memory regions. An exemplary structure achieved by the described exemplary method is also disclosed.

    摘要翻译: 根据一个示例性实施例,用于同时制造具有公共衬底中的逻辑区域的存储区域的方法包括在存储器和逻辑区域中的公共衬底中形成下部介电段。 该方法还包括在存储器区域中的下介电段上形成多晶硅段,同时在逻辑区域中的下介电段上同时形成牺牲多晶硅段。 此外,该方法包括从逻辑区域去除下介电段和牺牲多晶硅段。 该方法还包括在公共衬底上的逻辑区域中形成高k区段,并在多晶硅区段上的存储区域中形成高k区段,并在逻辑和存储区域中的高k区段上形成金属区段。 还公开了通过描述的示例性方法实现的示例性结构。

    Method for fabricating a MOS transistor with reduced channel length variation and related structure
    24.
    发明授权
    Method for fabricating a MOS transistor with reduced channel length variation and related structure 有权
    具有减小沟道长度变化和相关结构的MOS晶体管的制造方法

    公开(公告)号:US08269275B2

    公开(公告)日:2012-09-18

    申请号:US12589357

    申请日:2009-10-21

    IPC分类号: H01L29/78

    摘要: According to an exemplary embodiment, a method for fabricating a MOS transistor, such as an LDMOS transistor, includes forming a self-aligned lightly doped region in a first well underlying a first sidewall of a gate. The method further includes forming a self-aligned extension region under a second sidewall of the gate, where the self-aligned extension region extends into the first well from a second well. The method further includes forming a drain region spaced apart from the second sidewall of the gate. The method further includes forming a source region in the self-aligned lightly doped region and the first well. The self-aligned lightly doped region and the self-aligned extension region define a channel length of the MOS transistor, such as an LDMOS transistor.

    摘要翻译: 根据示例性实施例,用于制造诸如LDMOS晶体管的MOS晶体管的方法包括在栅极的第一侧壁下面的第一阱中形成自对准的轻掺杂区域。 该方法还包括在栅极的第二侧壁下方形成自对准延伸区域,其中自对准延伸区域从第二阱延伸到第一阱中。 该方法还包括形成与栅极的第二侧壁间隔开的漏极区域。 该方法还包括在自对准轻掺杂区域和第一阱中形成源极区域。 自对准轻掺杂区域和自对准延伸区域限定诸如LDMOS晶体管的MOS晶体管的沟道长度。

    One-time programmable memory cell with shiftable threshold voltage transistor
    25.
    发明授权
    One-time programmable memory cell with shiftable threshold voltage transistor 失效
    具有可移位阈值电压晶体管的一次性可编程存储单元

    公开(公告)号:US08050076B2

    公开(公告)日:2011-11-01

    申请号:US12462732

    申请日:2009-08-07

    IPC分类号: G11C17/00

    摘要: According to one exemplary embodiment, a one-time programmable memory cell includes an access transistor coupled to a shiftable threshold voltage transistor between a bitline and a ground, where the access transistor has a gate coupled to a wordline. The shiftable threshold voltage transistor has a drain and a gate shorted together. A programming operation causes a permanent shift in a threshold voltage of the shiftable threshold voltage transistor to occur in response to a programming voltage on the bitline and the wordline. In one embodiment, the access transistor is an NFET while the shiftable threshold voltage transistor is a PFET. In another embodiment, the access transistor is an NFET and the shiftable threshold voltage transistor is also an NFET. The programming voltage can cause an absolute value of the threshold voltage to permanently increase by at least 50.0 millivolts.

    摘要翻译: 根据一个示例性实施例,一次性可编程存储器单元包括耦合到位线和地之间的可移位阈值电压晶体管的存取晶体管,其中存取晶体管具有耦合到字线的栅极。 可移位阈值电压晶体管具有漏极和栅极短路在一起。 编程操作导致响应于位线和字线上的编程电压而发生可移位阈值电压晶体管的阈值电压的永久偏移。 在一个实施例中,存取晶体管是NFET,而可移位阈值电压晶体管是PFET。 在另一个实施例中,存取晶体管是NFET,而可移位阈值电压晶体管也是NFET。 编程电压可导致阈值电压的绝对值永久增加至少50.0毫伏。

    One-time programmable memory cell with shiftable threshold voltage transistor

    公开(公告)号:US20110032742A1

    公开(公告)日:2011-02-10

    申请号:US12462732

    申请日:2009-08-07

    IPC分类号: G11C17/00 G11C7/00

    摘要: According to one exemplary embodiment, a one-time programmable memory cell includes an access transistor coupled to a shiftable threshold voltage transistor between a bitline and a ground, where the access transistor has a gate coupled to a wordline. The shiftable threshold voltage transistor has a drain and a gate shorted together. A programming operation causes a permanent shift in a threshold voltage of the shiftable threshold voltage transistor to occur in response to a programming voltage on the bitline and the wordline. In one embodiment, the access transistor is an NFET while the shiftable threshold voltage transistor is a PFET. In another embodiment, the access transistor is an NFET and the shiftable threshold voltage transistor is also an NFET. The programming voltage can cause an absolute value of the threshold voltage to permanently increase by at least 50.0 millivolts.

    Interposer structure with passive component and method for fabricating same
    27.
    发明授权
    Interposer structure with passive component and method for fabricating same 有权
    具有无源元件的内插器结构及其制造方法

    公开(公告)号:US08866258B2

    公开(公告)日:2014-10-21

    申请号:US12587482

    申请日:2009-10-06

    摘要: According to an exemplary embodiment, an interposer structure for electrically coupling a semiconductor die to a support substrate in a semiconductor package includes at least one through-wafer via extending through a semiconductor substrate, where the at least one through-wafer via provides an electrical connection between the semiconductor die and the support substrate. The interposer structure further includes a passive component including a trench conductor, where the trench conductor extends through the semiconductor substrate. The passive component further includes a dielectric liner situated between the trench conductor and the semiconductor substrate. The passive component can further include at least one conductive pad for electrically coupling the trench conductor to the semiconductor die. The passive component can be, for example, an inductor or an antenna.

    摘要翻译: 根据示例性实施例,用于将半导体管芯电耦合到半导体封装中的支撑衬底的插入器结构包括延伸穿过半导体衬底的至少一个贯通晶片,其中至少一个贯通晶片通孔提供电连接 在半导体管芯和支撑衬底之间。 插入器结构还包括无源部件,其包括沟槽导体,其中沟槽导体延伸穿过半导体衬底。 无源部件还包括位于沟槽导体和半导体衬底之间的电介质衬垫。 无源部件还可以包括至少一个用于将沟槽导体电耦合到半导体管芯的导电焊盘。 无源部件可以是例如电感器或天线。

    Fin-based adjustable resistor
    28.
    发明授权
    Fin-based adjustable resistor 有权
    鳍式可调电阻

    公开(公告)号:US08836032B2

    公开(公告)日:2014-09-16

    申请号:US13277547

    申请日:2011-10-20

    IPC分类号: H01L27/12 H01L29/78

    CPC分类号: H01L29/785 H01L2029/7857

    摘要: According to one exemplary embodiment, a fin-based adjustable resistor includes a fin channel of a first conductivity type, and a gate surrounding the fin channel. The fin-based adjustable resistor also includes first and second terminals of the first conductivity type being contiguous with the fin channel, and being situated on opposite sides of the fin channel. The fin channel is lower doped relative to the first and second terminals. The resistance of the fin channel between the first and second terminals is adjusted by varying a voltage applied to the gate so as to achieve the fin-based adjustable resistor. The gate can be on at least two sides of the fin channel. Upon application of a depletion voltage, the fin channel can be depleted before an inversion is formed in the fin channel.

    摘要翻译: 根据一个示例性实施例,鳍状可调电阻器包括第一导电类型的鳍状沟道和围绕鳍状沟道的栅极。 鳍状可调电阻器还包括第一导电类型的第一和第二端子,其与鳍状通道邻接并位于翅片通道的相对侧上。 翅片通道相对于第一和第二端子较低掺杂。 通过改变施加到栅极的电压来调节第一和第二端子之间的鳍状通道的电阻,从而实现基于鳍片的可调电阻器。 门可以在鳍通道的至少两侧。 在施加耗尽电压时,在鳍式通道中形成反转之前,可以耗尽鳍通道。

    Zener Diode Structure and Process
    29.
    发明申请
    Zener Diode Structure and Process 有权
    齐纳二极管结构与工艺

    公开(公告)号:US20130082330A1

    公开(公告)日:2013-04-04

    申请号:US13250563

    申请日:2011-09-30

    摘要: A vertically stacked, planar junction Zener diode is concurrently formed with epitaxially grown FET raised S/D terminals. The structure and process of the Zener diode are compatible with Gate-Last high-k FET structures and processes. Lateral separation of diode and transistor structures is provided by modified STI masking. No additional photolithography steps are required. In some embodiments, the non junction face of the uppermost diode terminal is silicided with nickel to additionally perform as a copper diffusion barrier.

    摘要翻译: 垂直堆叠的平面结齐纳二极管与外延生长的FET升高的S / D端子同时形成。 齐纳二极管的结构和工艺与Gate-Last高k FET结构和工艺兼容。 二极管和晶体管结构的横向分离由改进的STI屏蔽提供。 不需要额外的光刻步骤。 在一些实施例中,最上面的二极管端子的非结面用镍硅化,以另外作为铜扩散阻挡层。

    One-time programmable memory cell
    30.
    发明授权
    One-time programmable memory cell 有权
    一次性可编程存储单元

    公开(公告)号:US08363445B2

    公开(公告)日:2013-01-29

    申请号:US13283267

    申请日:2011-10-27

    IPC分类号: G11C17/00

    摘要: According to one exemplary embodiment, a one-time programmable memory cell includes an access transistor coupled to a shiftable threshold voltage transistor between a bitline and a ground, where the access transistor has a gate coupled to a wordline. The shiftable threshold voltage transistor has a drain and a gate shorted together. A programming operation causes a permanent shift in a threshold voltage of the shiftable threshold voltage transistor to occur in response to a programming voltage on the bitline and the wordline. In one embodiment, the access transistor is an NFET while the shiftable threshold voltage transistor is a PFET. In another embodiment, the access transistor is an NFET and the shiftable threshold voltage transistor is also an NFET. The programming voltage can cause an absolute value of the threshold voltage to permanently increase by at least 50.0 millivolts.

    摘要翻译: 根据一个示例性实施例,一次性可编程存储器单元包括耦合到位线和地之间的可移位阈值电压晶体管的存取晶体管,其中存取晶体管具有耦合到字线的栅极。 可移位阈值电压晶体管具有漏极和栅极短路在一起。 编程操作导致响应于位线和字线上的编程电压而发生可移位阈值电压晶体管的阈值电压的永久偏移。 在一个实施例中,存取晶体管是NFET,而可移位阈值电压晶体管是PFET。 在另一个实施例中,存取晶体管是NFET,而可移位阈值电压晶体管也是NFET。 编程电压可导致阈值电压的绝对值永久增加至少50.0毫伏。