-
公开(公告)号:US11848192B2
公开(公告)日:2023-12-19
申请号:US17124012
申请日:2020-12-16
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Vibhor Jain , Anthony K. Stamper , Steven M. Shank , John J. Pekarik
IPC: H01L29/737 , H01L29/06
CPC classification number: H01L29/7373 , H01L29/0649 , H01L29/7371
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a heterojunction bipolar transistor having an emitter base junction with a silicon-oxygen lattice interface and methods of manufacture. The device includes: a collector region buried in a substrate; shallow trench isolation regions, which isolate the collector region buried in the substrate; a base region on the substrate and over the collector region; an emitter region composed of a single crystalline of semiconductor material and located over with the base region; and an oxide interface at a junction of the emitter region and the base region.
-
公开(公告)号:US11791334B2
公开(公告)日:2023-10-17
申请号:US17075056
申请日:2020-10-20
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Vibhor Jain , John J. Ellis-Monaghan , Anthony K. Stamper , Steven M. Shank , John J. Pekarik
IPC: H01L27/08 , H01L27/082 , H01L27/06 , H01L29/737 , H01L29/06
CPC classification number: H01L27/082 , H01L27/0647 , H01L29/0646 , H01L29/737
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to heterojunction bipolar transistors (HBTs) with a buried trap rich isolation region and methods of manufacture. The structure includes: a first heterojunction bipolar transistor; a second heterojunction bipolar transistor; and a trap rich isolation region embedded within a substrate underneath both the first heterojunction bipolar transistor and the second heterojunction bipolar transistor.
-
公开(公告)号:US20230261062A1
公开(公告)日:2023-08-17
申请号:US17671879
申请日:2022-02-15
Applicant: GlobalFoundries U.S. Inc.
Inventor: Uppili Raghunathan , Vibhor Jain , Sebastian Ventrone , Johnatan Kantarovsky , Yves Ngu
IPC: H01L29/40 , H01L29/735 , H01L29/06 , H01L29/423
CPC classification number: H01L29/407 , H01L29/735 , H01L29/0646 , H01L29/423 , H01L29/401
Abstract: Structures with an isolation region and fabrication methods for a structure having an isolation region. The structure includes a semiconductor substrate, a first isolation region surrounding a portion of the semiconductor substrate, a device in the portion of the semiconductor substrate, and a second isolation region surrounding the first isolation region and the portion of the semiconductor substrate.
-
公开(公告)号:US11646348B2
公开(公告)日:2023-05-09
申请号:US17473164
申请日:2021-09-13
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: John J. Pekarik , Vibhor Jain
IPC: H01L29/10 , H01L29/66 , H01L29/08 , H01L29/737
CPC classification number: H01L29/1004 , H01L29/0817 , H01L29/66242 , H01L29/7371
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a heterojunction bipolar transistor and methods of manufacture. The structure includes: a sub-collector region; a collector region above the sub-collector region; an intrinsic base region composed of intrinsic base material located above the collector region; an emitter located above and separated from the intrinsic base material; and a raised extrinsic base having a stepped configuration and separated from and self-aligned to the emitter.
-
公开(公告)号:US11637181B2
公开(公告)日:2023-04-25
申请号:US17509327
申请日:2021-10-25
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Vibhor Jain , Alvin J. Joseph , Alexander Derrickson , Judson R. Holt , John J. Pekarik
IPC: H01L29/08 , H01L29/735 , H01L29/66 , H01L29/417
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to lateral bipolar transistors and methods of manufacture. The structure includes: an extrinsic base comprising semiconductor material; an intrinsic base comprising semiconductor material which is located below the extrinsic base; a polysilicon emitter on a first side of the extrinsic base; a raised collector on a second side of the extrinsic base; and sidewall spacers on the extrinsic base which separate the extrinsic base from the polysilicon emitter and the raised collector.
-
公开(公告)号:US20230064512A1
公开(公告)日:2023-03-02
申请号:US17456395
申请日:2021-11-24
Applicant: GlobalFoundries U.S. Inc.
Inventor: Vibhor Jain , John J. Pekarik , Alvin J. Joseph , Alexander M. Derrickson , Judson R. Holt
IPC: H01L29/735 , H01L29/08 , H01L29/15 , H01L29/10 , H01L29/66
Abstract: Embodiments of the disclosure provide a lateral bipolar transistor structure with a superlattice layer and methods to form the same. The bipolar transistor structure may have a semiconductor layer of a first single crystal semiconductor material over an insulator layer. The semiconductor layer includes an intrinsic base region having a first doping type. An emitter/collector (E/C) region may be adjacent the intrinsic base region and may have a second doping type opposite the first doping type. A superlattice layer is on the E/C region of the semiconductor layer. A raised E/C terminal, including a single crystal semiconductor material, is on the superlattice layer. The superlattice layer separates the E/C region from the raised E/C terminal.
-
公开(公告)号:US20230061219A1
公开(公告)日:2023-03-02
申请号:US17509384
申请日:2021-10-25
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Haiting Wang , Alexander Derrickson , Jagar Singh , Vibhor Jain , Andreas Knorr , Alexander Martin , Judson R. Holt , Zhenyu Hu
IPC: H01L29/735 , H01L29/66 , H01L29/08 , H01L29/417 , H01L29/737
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to a lateral bipolar transistor and methods of manufacture. A structure includes: an intrinsic base comprising semiconductor material in a channel region of a semiconductor substrate; an extrinsic base vertically above the intrinsic base; a raised collector region on the semiconductor substrate and laterally connected to the intrinsic base; and a raised emitter region on the semiconductor substate and laterally connected to the intrinsic base.
-
公开(公告)号:US11476289B2
公开(公告)日:2022-10-18
申请号:US16842080
申请日:2020-04-07
Applicant: GLOBALFOUNDRIES U.S. INC.
Inventor: Siva P. Adusumilli , Vibhor Jain , Alvin J. Joseph , Steven M. Shank
IPC: H01L27/146
Abstract: The present disclosure relates to semiconductor structures and, more particularly, to photodetectors with buried airgap mirror reflectors. The structure includes a photodetector and at least one airgap in a substrate under the photodetector.
-
公开(公告)号:US20220262930A1
公开(公告)日:2022-08-18
申请号:US17176251
申请日:2021-02-16
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Vibhor Jain , Judson R. Holt , Tayel Nesheiwat , John J. Pekarik , Christopher Durcan
IPC: H01L29/732 , H01L29/06 , H01L29/08 , H01L29/66
Abstract: Device structures and fabrication methods for a bipolar junction transistor. The device structure includes a substrate and a trench isolation region in the substrate. The trench isolation region surrounds an active region of the substrate. The device structure further includes a collector in the active region of the substrate, a base layer having a first section positioned on the active region and a second section oriented at an angle relative to the first section, an emitter positioned on the first section of the base layer, and an extrinsic base layer positioned over the trench isolation region and adjacent to the emitter. The second section of the base layer is laterally positioned between the extrinsic base layer and the emitter.
-
公开(公告)号:US20220254774A1
公开(公告)日:2022-08-11
申请号:US17173611
申请日:2021-02-11
Applicant: GLOBALFOUNDRIES U.S. Inc.
Inventor: Uzma B. Rana , Vibhor Jain , Anthony K. Stamper , Qizhi Liu , Siva P. Adusumilli
IPC: H01L27/06 , H01L29/66 , H01L21/8249 , H01L29/732
Abstract: Aspects of the disclosure provide an integrated circuit (IC) structure with a bipolar transistor stack within a substrate. The bipolar transistor stack may include: a collector, a base on the collector, and an emitter on a first portion of the base. A horizontal width of the emitter is less than a horizontal width of the base, and an upper surface of the emitter is substantially coplanar with an upper surface of the substrate. An extrinsic base structure is on a second portion of the base of the bipolar transistor stack, and horizontally adjacent the emitter. The extrinsic base structure includes an upper surface above the upper surface of the substrate.
-
-
-
-
-
-
-
-
-