Current reference circuit
    62.
    发明授权
    Current reference circuit 失效
    电流参考电路

    公开(公告)号:US5635869A

    公开(公告)日:1997-06-03

    申请号:US536222

    申请日:1995-09-29

    IPC分类号: G05F3/26 G05F1/10

    CPC分类号: G05F3/262

    摘要: A constant-current generator circuit includes an output circuit and a control circuit, with the control circuit producing a control voltage to define a reference current through the output circuit. An important feature is that the control circuit uses a pair of transistors having different threshold voltages in generating the control voltage. The circuit is formed using CMOS technology, and the difference in threshold voltage may be produced by doping the polysilicon gate of an N-channel or P-channel field effect transistor. The step of doping to produce the change in threshold voltage is compatible with the standard processing for the CMOS device. In a preferred embodiment, the control circuit uses two pairs of control transistors, each pair having differing thresholds. One pair is P-channel and the other N-channel. These pairs are in parallel, the P-channel pair connected to the positive supply and the N-channel pair to the negative supply or ground. Each pair is connected in a cascode arrangement, producing two control voltages for two symmetrical output transistors in the output circuit, one N-channel and one P-channel.

    摘要翻译: 恒流发生器电路包括输出电路和控制电路,控制电路产生控制电压以限定通过输出电路的参考电流。 一个重要的特征是控制电路在产生控制电压时使用具有不同阈值电压的一对晶体管。 该电路使用CMOS技术形成,并且阈值电压的差异可以通过掺杂N沟道或P沟道场效应晶体管的多晶硅栅极产生。 掺杂产生阈值电压变化的步骤与CMOS器件的标准处理兼容。 在优选实施例中,控制电路使用两对控制晶体管,每对控制晶体管具有不同的阈值。 一对是P通道和另一个N通道。 这些对并联,P沟道对连接到正电源,N沟道对连接到负电源或地。 每对以串联布置连接,为输出电路中的两个对称输出晶体管产生两个控制电压,一个N沟道和一个P沟道。

    Circuit for converting between serial and parallel data streams by high
speed addressing
    65.
    发明授权
    Circuit for converting between serial and parallel data streams by high speed addressing 失效
    用于通过高速寻址在串行和并行数据流之间转换的电路

    公开(公告)号:US4901076A

    公开(公告)日:1990-02-13

    申请号:US114178

    申请日:1987-10-29

    IPC分类号: H03M9/00

    CPC分类号: H03M9/00

    摘要: A circuit for converting a multi-bit data signal from a first format to a second format. The circuit includes an input for receiving the multi-bit data signal in a first format, an output for providing the multi-bit data signal in a second format, and a ring counter having a number of stages for providing, in sequential order, stage output signals. A format conversion device connected between the input and the output has a number of latches with each latch being connected to the input for simultaneously receiving data bits of the multi-bit data signal in the first format. A control circuit is provided for controlling the latching of selected data bits in each of the latches, and a transmission circuit is provided between the latches and the output for transmitting the bits latched in the latches to the output responsive to the stage output signals of the ring counter, thereby placing the multi-bit data signal in the second format.

    Configurable differential to single ended IO
    66.
    发明授权
    Configurable differential to single ended IO 有权
    可配置差分至单端IO

    公开(公告)号:US09325534B2

    公开(公告)日:2016-04-26

    申请号:US12568765

    申请日:2009-09-29

    IPC分类号: H04B3/00 H04L25/02

    CPC分类号: H04L25/0272 Y02D30/30

    摘要: An electronic system having a power efficient differential signal between a first and second electronic unit. A controller uses information, such as compliance with data transmission rate requirement and bit error rate (BER) versus a BER threshold to control power modes such that a minimal amount of power is required. Amplitude of transmission and single ended or differential transmission of data are examples of the power modes. The controller also factors in a failing phase in a differential signal in selecting a minimal power mode that satisfies the transmission rate requirement of the BER threshold.

    摘要翻译: 一种在第一和第二电子单元之间具有功率有效的差分信号的电子系统。 控制器使用诸如符合数据传输速率要求和误码率(BER)与BER阈值的信息来控制功率模式,使得需要最小量的功率。 传输幅度和数据的单端或差分传输是功率模式的例子。 控制器还在选择满足BER阈值的传输速率要求的最小功率模式时,在差分信号中导致故障相位。

    Isolation of faulty links in a transmission medium
    67.
    发明授权
    Isolation of faulty links in a transmission medium 有权
    隔离传输介质中的故障链路

    公开(公告)号:US08862944B2

    公开(公告)日:2014-10-14

    申请号:US12822508

    申请日:2010-06-24

    摘要: Isolation of faulty links in a transmission medium including a method that includes receiving an atomic data unit via a multi-link transmission medium that has a plurality of transmission links. An error condition is detected and it is determined that the error condition is isolated to a single transmission link. It is determined if the single transmission link has been isolated previously as a failing transmission link a specified number of times within an interval specified by a timer. If the single transmission link has been isolated previously as a failing transmission link a specified number of times within an interval specified by a timer then: identifying the single transmission link as a faulty transmission link; resetting the timer; and outputting an identifier of the single transmission link.

    摘要翻译: 隔离传输介质中的故障链路,包括包括通过具有多个传输链路的多链路传输介质接收原子数据单元的方法。 检测到错误状况,并且确定错误状况被隔离到单个传输链路。 在由定时器指定的间隔内,确定单个传输链路是否已经被隔离为先前被隔离的传输链路指定的次数。 如果单个传输链路在由定时器指定的间隔内已经被隔离为失败的传输链路指定的次数,则:将单个传输链路识别为有故障的传输链路; 重置定时器; 并输出单个传输链路的标识符。

    ISOLATION OF FAULTY LINKS IN A TRANSMISSION MEDIUM
    68.
    发明申请
    ISOLATION OF FAULTY LINKS IN A TRANSMISSION MEDIUM 有权
    在传输介质中分离故障链路

    公开(公告)号:US20110320881A1

    公开(公告)日:2011-12-29

    申请号:US12822508

    申请日:2010-06-24

    IPC分类号: G06F11/34

    摘要: Isolation of faulty links in a transmission medium including a method that includes receiving an atomic data unit via a multi-link transmission medium that has a plurality of transmission links An error condition is detected and it is determined that the error condition is isolated to a single transmission link. It is determined if the single transmission link has been isolated previously as a failing transmission link a specified number of times within an interval specified by a timer. If the single transmission link has been isolated previously as a failing transmission link a specified number of times within an interval specified by a timer then: identifying the single transmission link as a faulty transmission link; resetting the timer; and outputting an identifier of the single transmission link.

    摘要翻译: 隔离传输介质中的故障链路,包括包括通过具有多个传输链路的多链路传输介质接收原子数据单元的方法检测到错误状况,并且确定错误状况被隔离为单个 传输链路。 在由定时器指定的间隔内,确定单个传输链路是否已经被隔离为先前被隔离的传输链路指定的次数。 如果单个传输链路在由定时器指定的间隔内已经被隔离为失败的传输链路指定的次数,则:将单个传输链路识别为有故障的传输链路; 重置定时器; 并输出单个传输链路的标识符。

    276-Pin buffered memory module with enhanced fault tolerance and a performance-optimized pin assignment
    70.
    发明授权
    276-Pin buffered memory module with enhanced fault tolerance and a performance-optimized pin assignment 失效
    276引脚缓冲存储器模块,具有增强的容错能力和性能优化的引脚分配

    公开(公告)号:US07529112B2

    公开(公告)日:2009-05-05

    申请号:US11695679

    申请日:2007-04-03

    IPC分类号: G11C5/02 G11C5/06

    CPC分类号: G11C5/04

    摘要: A dual inline memory module (DIMM) includes a card having a length of about 151.2 to about 151.5 millimeters, a plurality of individual local memory devices attached to the card, and a buffer device attached to the card, the buffer device configured for converting a packetized memory interface. The card includes at least 276 pins configured thereon including a plurality of high-speed bus interface pills arranged on said card for communicating with a plurality of high-speed busses. The high-speed bus interface pins associated with a single high-speed bus are located on one side of the card with respect to a midpoint of the length of the card, thus the pin assignments are defined such that the performance of the DIMM in a system is optimized for high frequency operation.

    摘要翻译: 双列直插式存储器模块(DIMM)包括具有大约151.2至大约151.5毫米的长度的卡,连接到卡的多个单独的本地存储器件以及连接到卡的缓冲器装置,缓冲器装置被配置为将 打包内存界面。 该卡包括至少276个引脚,其构造为包括布置在所述卡上的多个高速总线接口卡,用于与多个高速总线通信。 与单个高速总线相关联的高速总线接口引脚相对于卡的长度的中点位于卡的一侧,因此引脚分配被定义为使得DIMM的性能在 系统针对高频操作进行了优化。