-
公开(公告)号:US11521897B2
公开(公告)日:2022-12-06
申请号:US17320863
申请日:2021-05-14
Applicant: Micron Technology, Inc.
IPC: H01L21/76 , H01L21/768 , H01L27/11582 , H01L27/11556
Abstract: A method of forming a microelectronic device comprises forming a stack structure comprising vertically alternating insulating structures and additional insulating structures arranged in tiers. Each of the tiers individually comprises one of the insulating structures and one of the additional insulating structures. A first trench is formed to partially vertically extend through the stack structure. The first trench comprises a first portion having a first width, and a second portion at a horizontal boundary of the first portion and having a second width greater than the first width. A dielectric structure is formed within the first trench. The dielectric structure comprises a substantially void-free section proximate the horizontal boundary of the first portion of the trench. Microelectronic devices and electronic systems are also described.
-
82.
公开(公告)号:US20220336278A1
公开(公告)日:2022-10-20
申请号:US17231895
申请日:2021-04-15
Applicant: Micron Technology, Inc.
Inventor: Anilkumar Chandolu , Indra V. Chary
IPC: H01L21/768 , H01L23/535 , H01L27/11556 , H01L27/11582
Abstract: A method used in forming a memory array comprising strings of memory cells comprises forming a stack comprising vertically-alternating first tiers and second tiers. Horizontally-elongated trenches are formed into the stack to form laterally-spaced memory-block regions. The memory-block regions comprise part of a memory-plane region. A pair of elevationally-extending walls are formed that are laterally-spaced relative one another and that are individually horizontally-longitudinally-elongated. The pair of walls are one of (a) or (b), where: (a): in the memory-plane region laterally-between immediately-laterally-adjacent of the memory-block regions; and (b): in a region that is edge-of-plane relative to the memory-plane region. Through the horizontally-elongated trenches and after forming the pair of walls, sacrificial material that is in the first tiers is isotropically etching away and replaced with conducting material of individual conducting lines. Other embodiments, including structure independent of method, are disclosed.
-
公开(公告)号:US11444099B2
公开(公告)日:2022-09-13
申请号:US16922792
申请日:2020-07-07
Applicant: Micron Technology, Inc.
Inventor: Anilkumar Chandolu , Indra V. Chary
IPC: H01L27/11582 , H01L27/11556 , H01L27/11519 , H01L27/1157 , H01L27/11565 , H01L27/11524
Abstract: Microelectronic devices include a stack structure with a vertically alternating sequence of insulative structures and conductive structures arranged in tiers. Conductive contact structures extend through the stack structure. An insulative material is between the conductive contact structures and the tiers of the stack structure. In a lower tier portion of the stack structure, a conductive structure, of the conductive structures, has a portion extending a first width between a pair of the conductive contact structures. In a portion of the stack structure above the lower tier portion, an additional conductive structure, of the conductive structures, has an additional portion extending a second width between the pair of the conductive contact structures. The second width is greater than the first width. Related methods and electronic systems are also disclosed.
-
84.
公开(公告)号:US11437391B2
公开(公告)日:2022-09-06
申请号:US16921192
申请日:2020-07-06
Applicant: Micron Technology, Inc.
Inventor: Raja Kumar Varma Manthena , Anilkumar Chandolu
IPC: H01L27/11565 , H01L27/11519 , H01L27/11524 , H01L27/11582 , H01L27/11556 , H01L27/1157 , H01L27/11573 , H01L27/11529
Abstract: A method of forming a microelectronic device comprises forming a stack structure. Pillar structures are formed to vertically extend through the stack structure. At least one trench and additional trenches are formed to substantially vertically extend through the stack structure. Each of the additional trenches comprises a first portion having a first width, and a second portion at a horizontal boundary of the first portion and having a second width greater than the first width. A dielectric structure is formed within the at least one trench and the additional trenches. The dielectric structure comprises at least one angled portion proximate the horizontal boundary of the first portion of at least some of the additional trenches. The at least one angled portion extends at an acute angle to each of a first direction and a second direction transverse to the first direction. Microelectronic devices and electronic systems are also described.
-
公开(公告)号:US20220093467A1
公开(公告)日:2022-03-24
申请号:US17542787
申请日:2021-12-06
Applicant: Micron Technology, Inc.
Inventor: Corey Staller , Anilkumar Chandolu
IPC: H01L21/8234 , H01L27/11582 , H01L27/11556 , H01L21/02
Abstract: A method used in forming integrated circuitry comprises forming a stack comprising vertically-alternating first tiers and second tiers. A stair-step structure is formed into the stack. A first liquid is applied onto the stair-step structure. The first liquid comprises insulative physical objects that individually have at least one of a maximum submicron dimension or a minimum submicron dimension. The first liquid is removed to leave the insulative physical objects touching one another and to have void-spaces among the touching insulative physical objects. A second liquid that is different from the first liquid is applied into the void-spaces. The second liquid is changed into a solid insulative material in the void-spaces. Other embodiments, including structure, are disclosed.
-
公开(公告)号:US20220068965A1
公开(公告)日:2022-03-03
申请号:US17322246
申请日:2021-05-17
Applicant: Micron Technology, Inc.
Inventor: Anilkumar Chandolu , Indra V. Chary
IPC: H01L27/11582 , H01L27/11519 , H01L27/11556 , H01L27/11565
Abstract: Some embodiments include a method of forming an integrated assembly. Laterally alternating first and second sacrificial materials are formed over a conductive structure, and then a stack of vertically alternating first and second levels is formed over the sacrificial materials. The first levels include first material and the second levels include insulative second material. Channel-material-openings are formed to extend through the stack and through at least some of the strips. Channel-material-pillars are formed within the channel-material-openings. Slits are formed to extend through the stack and through the sacrificial materials. The first sacrificial material is replaced with first conductive material and then the second sacrificial material is replaced with second conductive material. At least some of the first material of the stack is replaced with third conductive material. Some embodiments include integrated assemblies.
-
公开(公告)号:US11177279B2
公开(公告)日:2021-11-16
申请号:US16876896
申请日:2020-05-18
Applicant: Micron Technology, Inc.
Inventor: Matthew J. King , Anilkumar Chandolu , Indra V. Chary , Darwin A. Clampitt , Gordon Haller , Thomas George , Brett D. Lowe , David A. Daycock
IPC: H01L27/115 , H01L27/11582 , H01L27/1157 , H01L27/11526 , H01L27/11556 , H01L27/11524 , H01L27/11573
Abstract: In an example, a method of forming a stacked memory array includes forming a stack of alternating first and second dielectrics, forming a termination structure through the stack, the termination structure comprising a dielectric liner around a conductor, forming a set of contacts concurrently with forming the termination structure, forming a third dielectric over an upper surface of the stack and an upper surface of the termination structure, forming a first opening through the third dielectric and the stack between first and second groups of semiconductor structures so that the first opening exposes an upper surface of the conductor, and removing the conductor from the termination structure to form a second opening lined with the dielectric liner. In some examples, the dielectric liner can include a rectangular or a triangular tab or a pair of prongs that can have a rectangular profile or that can be tapered.
-
公开(公告)号:US11094592B2
公开(公告)日:2021-08-17
申请号:US16749443
申请日:2020-01-22
Applicant: Micron Technology, Inc.
Inventor: Anilkumar Chandolu , Matthew J. King , Indra V. Chary , Darwin A. Clampitt
IPC: H01L21/8234 , H01L27/11556
Abstract: A method of forming a semiconductor device comprises forming sacrificial structures and support pillars. The sacrificial structures comprise an isolated sacrificial structure in a slit region and connected sacrificial structures in a pillar region. Tiers are formed over the sacrificial structures and support pillars, and a portion of the tiers are removed to form tier pillars and tier openings, exposing the connected sacrificial structures and support pillars. The connected sacrificial structures are removed to form a cavity, a portion of the cavity extending below the isolated sacrificial structure. A cell film is formed over the tier pillars and over sidewalls of the cavity. A fill material is formed in the tier openings and over the cell film. A portion of the tiers in the slit region is removed, exposing the isolated sacrificial structure, which is removed to form a source opening. The source opening is connected to the cavity and a conductive material is formed in the source opening and in the cavity. Semiconductor devices and systems are also disclosed.
-
89.
公开(公告)号:US11069598B2
公开(公告)日:2021-07-20
申请号:US16444634
申请日:2019-06-18
Applicant: Micron Technology, Inc.
Inventor: Indra V. Chary , Chet E. Carter , Anilkumar Chandolu , Justin B. Dorhout , Jun Fang , Matthew J. King , Brett D. Lowe , Matthew Park , Justin D. Shepherdson
IPC: H01L23/48 , H01L27/11582 , H01L27/11565 , H01L21/311 , H01L21/033 , H01L21/768 , H01L21/28 , H01L27/11556 , H01L27/11519
Abstract: A method used in forming a memory array and conductive through-array-vias (TAVs) comprises forming a stack comprising vertically-alternating insulative tiers and wordline tiers. A mask is formed comprising horizontally-elongated trench openings and operative TAV openings above the stack. Etching is conducted of unmasked portions of the stack through the trench and operative TAV openings in the mask to form horizontally-elongated trench openings in the stack and to form operative TAV openings in the stack. Conductive material is formed in the operative TAV openings in the stack to form individual operative TAVs in individual of the operative TAV openings in the stack. A wordline-intervening structure is formed in individual of the trench openings in the stack.
-
90.
公开(公告)号:US20210202446A1
公开(公告)日:2021-07-01
申请号:US17183276
申请日:2021-02-23
Applicant: Micron Technology, Inc.
Inventor: Anilkumar Chandolu
IPC: H01L25/065 , H01L21/768 , H01L23/48 , H01L21/56 , H01L23/00 , H01L25/18 , H01L25/00
Abstract: Semiconductor die assemblies having interconnect structures with redundant electrical connectors are disclosed herein. In one embodiment, a semiconductor die assembly includes a first semiconductor die, a second semiconductor die, and an interconnect structure between the first and the second semiconductor dies. The interconnect structure includes a first conductive film coupled to the first semiconductor die and a second conductive film coupled to the second semiconductor die. The interconnect structure further includes a plurality of redundant electrical connectors extending between the first and second conductive films and electrically coupled to one another via the first conductive film.
-
-
-
-
-
-
-
-
-