METHOD OF LOGIC CIRCUIT SYNTHESIS AND DESIGN USING A DYNAMIC CIRCUIT LIBRARY
    82.
    发明申请
    METHOD OF LOGIC CIRCUIT SYNTHESIS AND DESIGN USING A DYNAMIC CIRCUIT LIBRARY 有权
    使用动态电路图的逻辑电路合成和设计方法

    公开(公告)号:US20080189670A1

    公开(公告)日:2008-08-07

    申请号:US12060768

    申请日:2008-04-01

    IPC分类号: G06F17/50

    CPC分类号: G06F17/505

    摘要: The circuit library available for logic synthesis is limited to a single dynamic circuit block or logic synthesis block. The circuit design method includes first defining the logic synthesis block and then performing logic synthesis for a predetermined logical operation to be implemented. The logic synthesis step constrained to the single logic synthesis block produces an intermediate circuit design which necessarily comprises a series of dynamic circuit blocks, each associated with a single reset signal. Once the intermediate circuit is produced, the circuit design method includes eliminating unnecessary devices from the intermediate circuit to produce a final logic circuit, and then sizing the devices in the final circuit to complete the design.

    摘要翻译: 可用于逻辑合成的电路库限于单个动态电路块或逻辑合成块。 电路设计方法包括首先定义逻辑合成块,然后执行用于要实现的预定逻辑运算的逻辑合成。 限制到单个逻辑合成块的逻辑合成步骤产生中间电路设计,其必然包括一系列动态电路块,每个动态电路块与单个复位信号相关联。 一旦生成了中间电路,电路设计方法包括从中间电路中消除不必要的设备,产生最终的逻辑电路,然后对最终电路中的器件进行尺寸调整以完成设计。

    Method of logic circuit synthesis and design using a dynamic circuit library
    83.
    发明授权
    Method of logic circuit synthesis and design using a dynamic circuit library 有权
    使用动态电路库的逻辑电路合成与设计方法

    公开(公告)号:US07363609B2

    公开(公告)日:2008-04-22

    申请号:US09915437

    申请日:2001-07-26

    IPC分类号: G06F17/50

    CPC分类号: G06F17/505

    摘要: The circuit library available for logic synthesis is limited to a single dynamic circuit block or logic synthesis block. The circuit design method includes first defining the logic synthesis block (16) and then performing logic synthesis (17) for a predetermined logical operation to be implemented. The logic synthesis step constrained to the single logic synthesis block produces an intermediate circuit design (29) which necessarily comprises a series of dynamic circuit blocks, each associated with a single reset signal. Once the intermediate circuit (29) is produced, the circuit design method includes eliminating unnecessary devices (46) from the intermediate circuit (29) to produce a final logic circuit, and then sizing the devices (48) in the final circuit to complete the design.

    摘要翻译: 可用于逻辑合成的电路库限于单个动态电路块或逻辑合成块。 电路设计方法包括首先定义逻辑合成块(16),然后执行用于要实现的预定逻辑运算的逻辑合成(17)。 限制到单个逻辑合成块的逻辑合成步骤产生中间电路设计(29),其必须包括一系列与单个复位信号相关联的动态电路块。 一旦产生中间电路(29),电路设计方法包括从中间电路(29)消除不必要的装置(46)以产生最终的逻辑电路,然后对最终电路中的装置(48)进行尺寸调整以完成 设计。

    Method and Apparatus for Wordline Redundancy Control of Memory in an Information Handling System
    84.
    发明申请
    Method and Apparatus for Wordline Redundancy Control of Memory in an Information Handling System 失效
    信息处理系统中字节冗余控制的方法与装置

    公开(公告)号:US20080013388A1

    公开(公告)日:2008-01-17

    申请号:US11457507

    申请日:2006-07-14

    IPC分类号: G11C7/00 G11C29/00

    CPC分类号: G11C29/848

    摘要: A memory system including a memory array with redundant wordlines is disclosed. The memory system includes a memory wordline tester that determines if any of the wordlines exhibits a defect. The memory system also includes decoder redundancy logic that efficiently couples to wordline shift logic using a reduced number of control signal lines therebetween. The shift logic shifts defective wordlines to upstream wordlines in the array to bypass the defective wordlines.

    摘要翻译: 公开了一种包括具有冗余字线的存储器阵列的存储器系统。 存储器系统包括存储器字线测试器,其确定任何字线是否存在缺陷。 存储器系统还包括使用其间数量减少的控制信号线有效地耦合到字线移位逻辑的解码器冗余逻辑。 移位逻辑将有缺陷的字线转移到阵列中的上游字线以绕过有缺陷的字线。

    Image forming apparatus
    85.
    发明申请
    Image forming apparatus 有权
    图像形成装置

    公开(公告)号:US20070147863A1

    公开(公告)日:2007-06-28

    申请号:US11645038

    申请日:2006-12-26

    申请人: Osamu Takahashi

    发明人: Osamu Takahashi

    IPC分类号: G03G15/00 G03G15/01 G03G15/16

    摘要: An image forming apparatus includes; an image forming unit; an annular belt that moves circularly; a detection unit that detects a state of a surface of the belt; and a tension increase 5 unit that increases a tension of the belt, at a detection position by the detection unit, when detection is performed by the detection unit, as compared with the tension of the belt before detection at the detection position is performed by the detection unit.

    摘要翻译: 图像形成装置包括: 图像形成单元; 循环移动的环形带; 检测所述带的表面的状态的检测单元; 以及张力增加5单元,当检测单元检测到与检测位置的检测前的带张力相比时,由检测单元检测位置增加带张力, 检测单元

    Patch density measuring apparatus and image forming apparatus
    86.
    发明授权
    Patch density measuring apparatus and image forming apparatus 有权
    贴片密度测定装置及成像装置

    公开(公告)号:US07194214B2

    公开(公告)日:2007-03-20

    申请号:US11039828

    申请日:2005-01-24

    申请人: Osamu Takahashi

    发明人: Osamu Takahashi

    IPC分类号: G03G15/00

    摘要: When a regular reflection light receiving unit is receiving a reflected light in a non-image area where the test patches are not formed, a clamp switch is closed. Then, a first reference voltage generated by a pull-up resistor and a zener diode is corresponded to an electric potential of a terminal of a capacitor on the side of an A/D converter. The capacitor is charged by the difference in electric potential between the first reference voltage and an output voltage from the regular reflection light receiving unit. Next, the clamp switch is opened. After the regular reflection light receiving unit receives the reflected light from an image area where the test patches are formed with this state of things, the output voltage from the regular reflection light receiving unit is changed. The difference in density between the image area and the non-image area can be quantified by the A/D converter.

    摘要翻译: 当正反射光接收单元在未形成测试片的非图像区域中接收到反射光时,闭合开关。 然后,由上拉电阻和齐纳二极管产生的第一参考电压对应于A / D转换器一侧的电容器的端子的电位。 电容器由第一参考电压和来自正反射光接收单元的输出电压之间的电位差来充电。 接下来,夹紧开关打开。 在正常反射光接收单元接收到来自具有这种状态的测试贴片的图像区域的反射光之后,来自正反射光接收单元的输出电压被改变。 图像区域和非图像区域之间的密度差可以通过A / D转换器来量化。

    Scannable latch
    88.
    发明授权
    Scannable latch 失效
    可扫描闩锁

    公开(公告)号:US07170328B2

    公开(公告)日:2007-01-30

    申请号:US10982112

    申请日:2004-11-05

    IPC分类号: H03K3/289 H03K3/356

    摘要: A scannable latch is disclosed. The scannable latch includes a dynamic circuit, two cross-coupled NAND gates coupled to the dynamic circuit, and a pair of stacked transistors coupled to the dynamic circuit. One of the stacked transistors is for receiving data signals, and the other stacked transistors is for receiving scan in signals.

    摘要翻译: 公开了可扫描的闩锁。 可扫描锁存器包括动态电路,耦合到动态电路的两个交叉耦合NAND门和耦合到动态电路的一对堆叠晶体管。 堆叠晶体管中的一个用于接收数据信号,而另一个堆叠晶体管用于接收扫描信号。

    Transmission control method and system
    89.
    发明授权
    Transmission control method and system 失效
    变速箱控制方法及系统

    公开(公告)号:US07168022B2

    公开(公告)日:2007-01-23

    申请号:US10743635

    申请日:2003-12-22

    IPC分类号: G08C25/02 H04L1/18

    CPC分类号: H04L1/1883 H04L1/1809

    摘要: A first elapsed time from transmission of a data segment until receipt of an acknowledgement is measured. A probability distribution of the first elapsed time is generated for a client device 50 on the basis of the measured first elapsed time. A second elapsed time from retransmission of a data segment until receipt of an acknowledgement is measured. A probability distribution of the second elapsed time is generated for a client device 50 on the basis of the measured first elapsed time. An estimation is made as to whether an acknowledgment pertains to which data segment on the basis of the generated probability distribution.

    摘要翻译: 测量从数据段传输到接收到确认之前的第一个经过时间。 基于测量的第一经过时间,为客户端设备50生成第一经过时间的概率分布。 测量从数据段的重传到接收确认的第二次经过时间。 基于所测量的第一经过时间,为客户端设备50生成第二经过时间的概率分布。 根据生成的概率分布来估计确认是关于哪个数据段。

    Scan chain disable function for power saving
    90.
    发明授权
    Scan chain disable function for power saving 失效
    扫描链禁用功能进行省电

    公开(公告)号:US07165006B2

    公开(公告)日:2007-01-16

    申请号:US10976259

    申请日:2004-10-28

    IPC分类号: G06F19/00

    CPC分类号: G06F1/3203 G06F1/325

    摘要: An apparatus, a method and a computer program product are provided for conserving energy during functional mode of a processor by disabling the scan chain. By inserting logic gating into the scan chain it is possible to disable the scan chain during the processor's functional mode. During functional mode the scan out port of the latch bit in a scan chain toggles, which leads to unnecessary energy consumption. By gating scan control signals and the scan out port of a latch bit, the scan chain segment between latch bits can be disconnected. Therefore, the scan control signals can disable the scan chain during functional mode.

    摘要翻译: 提供了一种装置,方法和计算机程序产品,用于通过禁用扫描链来在处理器的功能模式期间节省能量。 通过将逻辑门控插入到扫描链中,可以在处理器的功能模式期间禁用扫描链。 在功能模式期间,扫描链中锁存位的扫描输出端口切换,这导致不必要的能量消耗。 通过门控扫描控制信号和锁存位的扫描输出端口,可以断开锁存位之间的扫描链段。 因此,扫描控制信号可以在功能模式下禁用扫描链。