-
公开(公告)号:US20240153812A1
公开(公告)日:2024-05-09
申请号:US18074511
申请日:2022-12-04
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wen-Kai Lin , Chi-Horn Pai , Sheng-Yuan Hsueh , Kuo-Hsing Lee , Chih-Kai Kang
IPC: H01L21/762 , H01L21/768 , H01L29/66
CPC classification number: H01L21/762 , H01L21/76831 , H01L21/76897 , H01L29/66545
Abstract: A method for fabricating a semiconductor device includes the steps of first forming a shallow trench isolation (STI) in a substrate, forming a first gate structure on the substrate and adjacent to the STI, forming a first doped region between the first gate structure and the STI, forming a second doped region between the first doped region and the first gate structure, forming a first contact plug on the first doped region, and then forming a second contact plug on the second doped region.
-
公开(公告)号:US20230275147A1
公开(公告)日:2023-08-31
申请号:US18144822
申请日:2023-05-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuo-Hsing Lee , Sheng-Yuan Hsueh , Chien-Liang Wu , Kuo-Yu Liao
IPC: H01L29/778 , H01L27/06 , H01L29/20 , H01L29/66 , H01L29/06
CPC classification number: H01L29/778 , H01L27/0629 , H01L29/2003 , H01L29/66462 , H01L29/0649
Abstract: A method for fabricating a semiconductor device includes the steps of providing a substrate having a high electron mobility transistor (HEMT) region and a capacitor region, forming a first mesa isolation on the HEMT region and a second mesa isolation on the capacitor region, forming a HEMT on the first mesa isolation, and then forming a capacitor on the second mesa isolation.
-
公开(公告)号:US20230275146A1
公开(公告)日:2023-08-31
申请号:US18144811
申请日:2023-05-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuo-Hsing Lee , Sheng-Yuan Hsueh , Chien-Liang Wu , Kuo-Yu Liao
IPC: H01L29/778 , H01L27/06 , H01L29/20 , H01L29/66 , H01L29/06
CPC classification number: H01L29/778 , H01L27/0629 , H01L29/2003 , H01L29/66462 , H01L29/0649
Abstract: A semiconductor device includes a substrate having a high electron mobility transistor (HEMT) region and a capacitor region, a first mesa isolation on the HEMT region, a HEMT on the first mesa isolation, a second mesa isolation on the capacitor region, and a capacitor on the second mesa isolation. The semiconductor device further includes buffer layer between the substrate, the first mesa isolation, and the second mesa isolation, in which bottom surfaces of the first mesa isolation and the second mesa isolation are coplanar.
-
公开(公告)号:US20230135847A1
公开(公告)日:2023-05-04
申请号:US18088761
申请日:2022-12-26
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuo-Hsing Lee , Sheng-Yuan Hsueh , Te-Wei Yeh , Chien-Liang Wu
Abstract: A magnetoresistive random access memory (MRAM) includes a first transistor and a second transistor on a substrate, a source line coupled to a first source/drain region of the first transistor, and a first metal interconnection coupled to a second source/drain region of the first transistor. Preferably, the first metal interconnection is extended to overlap the first transistor and the second transistor and the first metal interconnection further includes a first end coupled to the second source/drain region of the first transistor and a second end coupled to a magnetic tunneling junction (MTJ).
-
公开(公告)号:US11605631B2
公开(公告)日:2023-03-14
申请号:US17516721
申请日:2021-11-02
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yung-Chen Chiu , Sheng-Yuan Hsueh , Kuo-Hsing Lee , Chien-Liang Wu , Chih-Kai Kang , Guan-Kai Huang
IPC: H01L27/085 , H01L27/06 , H01L29/66 , H01L29/778
Abstract: A 3D semiconductor structure includes a buffer layer, a n-type high electron mobility transistor (HEMT) disposed on a first surface of the buffer layer, and a p-type high hole mobility transistor (HHMT) disposed on a second surface of the buffer layer opposite to the first surface.
-
公开(公告)号:US20230071086A1
公开(公告)日:2023-03-09
申请号:US17987795
申请日:2022-11-15
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ting-Hsiang Huang , Yi-Chung Sheng , Sheng-Yuan Hsueh , Kuo-Hsing Lee , Chih-Kai Kang
Abstract: A semiconductor device includes a substrate having a magnetic tunneling junction (MTJ) region and a logic region, a magnetic tunneling junction (MTJ) on the MTJ region and a first metal interconnection on the MTJ. Preferably, a top view of the MTJ includes a circle and a top view of the first metal interconnection includes an ellipse overlapping the circle.
-
公开(公告)号:US20220328504A1
公开(公告)日:2022-10-13
申请号:US17320234
申请日:2021-05-14
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuo-Hsing Lee , Sheng-Yuan Hsueh , Chi-Horn Pai , Chih-Kai Kang
IPC: H01L27/112 , G11C17/16
Abstract: A bit cell structure for one-time programming is provided in the present invention, including a substrate, a first doped region in the substrate and electrically connecting a source line, a second doped region in the substrate and having a source and a drain electrically connecting a bit line, a heavily-doped channel in the substrate and connecting the first doped region and the source of second doped region, and a word line crossing over the second dope region between the source and the drain.
-
公开(公告)号:US20220328503A1
公开(公告)日:2022-10-13
申请号:US17314061
申请日:2021-05-07
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuo-Hsing Lee , Chang-Chien Wong , Sheng-Yuan Hsueh , Ching-Hsiang Tseng , Chi-Horn Pai , Shih-Chieh Hsu
IPC: H01L27/112
Abstract: A one-time programmable (OTP) memory cell includes a substrate comprising an active area surrounded by an isolation region, a transistor disposed on the active area, and a diffusion-contact fuse electrically coupled to the transistor. The diffusion-contact fuse includes a diffusion region in the active area, a silicide layer on the diffusion region, and a contact partially landed on the silicide layer and partially landed on the isolation region.
-
公开(公告)号:US20220181478A1
公开(公告)日:2022-06-09
申请号:US17676867
申请日:2022-02-22
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuo-Hsing Lee , Yi-Chung Sheng , Sheng-Yuan Hsueh , Chih-Kai Kang , Guan-Kai Huang , Chien-Liang Wu
IPC: H01L29/778 , H01L29/66
Abstract: A high electron mobility transistor (HEMT) includes a carrier transit layer, a carrier supply layer, a main gate, a control gate, a source electrode and a drain electrode. The carrier transit layer is on a substrate. The carrier supply layer is on the carrier transit layer. The main gate and the control gate are on the carrier supply layer. The source electrode and the drain electrode are at two opposite sides of the main gate and the control gate, wherein the source electrode is electrically connected to the control gate by a metal interconnect. The present invention also provides a method of forming a high electron mobility transistor (HEMT).
-
公开(公告)号:US11322215B1
公开(公告)日:2022-05-03
申请号:US17326375
申请日:2021-05-21
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Pin Tsao , Tsung-Hsun Wu , Liang-Wei Chiu , Kuo-Hsing Lee , Sheng-Yuan Hsueh , Kun-Hsien Lee , Chang-Chien Wong
Abstract: A one-time programmable (OTP) memory device includes a first memory cell, which further includes a first source line extending along a first direction on a substrate, a first word line extending along the first direction on one side of the first source line, a second word line extending along the first direction on another side of the first source line, a first diffusion region extending along a second direction adjacent to two sides of the first word line and the second word line, and a first metal interconnection connecting the first word line and the second word line.
-
-
-
-
-
-
-
-
-