Semiconductor Memory Device Having Three Dimensional Structure
    1.
    发明申请
    Semiconductor Memory Device Having Three Dimensional Structure 审中-公开
    具有三维结构的半导体存储器件

    公开(公告)号:US20110266623A1

    公开(公告)日:2011-11-03

    申请号:US13185184

    申请日:2011-07-18

    IPC分类号: H01L27/12

    摘要: A semiconductor device and method for arranging and manufacturing the same are disclosed. The semiconductor device includes a plurality of inverters including at least one first pull-up transistor and first pull-down transistor and inverting and outputting an input signal, respectively; and a plurality of NAND gates including at least two second pull-up transistor and second pull-down transistor and generating an output signal having a high level if at least one of at least two input signals has a low level, respectively, wherein the at least one first pull-up transistor and first pull-down transistor and the at least two second pull-up transistor and second pull-down transistor are stacked and arranged on at least two layers.

    摘要翻译: 公开了一种半导体装置及其制造方法。 半导体器件包括多个反相器,包括至少一个第一上拉晶体管和第一下拉晶体管,并分别反相并输出输入信号; 以及包括至少两个第二上拉晶体管和第二下拉晶体管的多个NAND门,并且如果至少两个输入信号中的至少一个分别具有低电平,则产生具有高电平的输出信号,其中at 至少一个第一上拉晶体管和第一下拉晶体管和至少两个第二上拉晶体管和第二下拉晶体管堆叠并布置在至少两层上。

    SEMICONDUCTOR MEMORY DEVICE AND METHOD FOR ARRANGING AND MANUFACTURING THE SAME
    3.
    发明申请
    SEMICONDUCTOR MEMORY DEVICE AND METHOD FOR ARRANGING AND MANUFACTURING THE SAME 有权
    半导体存储器件及其制造和制造方法

    公开(公告)号:US20080089163A1

    公开(公告)日:2008-04-17

    申请号:US11953289

    申请日:2007-12-10

    IPC分类号: G11C8/10

    摘要: A semiconductor device and method for arranging and manufacturing the same are disclosed. The semiconductor device includes a plurality of inverters including at least one first pull-up transistor and first pull-down transistor and inverting and outputting an input signal, respectively; and a plurality of NAND gates including at least two second pull-up transistor and second pull-down transistor and generating an output signal having a high level if at least one of at least two input signals has a low level, respectively, wherein the at least one first pull-up transistor and first pull-down transistor and the at least two second pull-up transistor and second pull-down transistor are stacked and arranged on at least two layers.

    摘要翻译: 公开了一种半导体装置及其制造方法。 半导体器件包括多个反相器,包括至少一个第一上拉晶体管和第一下拉晶体管,并分别反相并输出输入信号; 以及包括至少两个第二上拉晶体管和第二下拉晶体管的多个NAND门,并且如果至少两个输入信号中的至少一个分别具有低电平,则产生具有高电平的输出信号,其中at 至少一个第一上拉晶体管和第一下拉晶体管和至少两个第二上拉晶体管和第二下拉晶体管堆叠并布置在至少两层上。

    Semiconductor memory device and method for arranging and manufacturing the same
    4.
    发明申请
    Semiconductor memory device and method for arranging and manufacturing the same 有权
    半导体存储器件及其制造方法

    公开(公告)号:US20060028861A1

    公开(公告)日:2006-02-09

    申请号:US11191496

    申请日:2005-07-28

    IPC分类号: G11C11/00

    摘要: A semiconductor device and method for arranging and manufacturing the same are disclosed. The semiconductor device includes a plurality of inverters including at least one first pull-up transistor and first pull-down transistor and inverting and outputting an input signal, respectively; and a plurality of NAND gates including at least two second pull-up transistor and second pull-down transistor and generating an output signal having a high level if at least one of at least two input signals has a low level, respectively, wherein the at least one first pull-up transistor and first pull-down transistor and the at least two second pull-up transistor and second pull-down transistor are stacked and arranged on at least two layers.

    摘要翻译: 公开了一种半导体装置及其制造方法。 半导体器件包括多个反相器,包括至少一个第一上拉晶体管和第一下拉晶体管,并分别反相并输出输入信号; 以及包括至少两个第二上拉晶体管和第二下拉晶体管的多个NAND门,并且如果至少两个输入信号中的至少一个分别具有低电平,则产生具有高电平的输出信号,其中at 至少一个第一上拉晶体管和第一下拉晶体管和至少两个第二上拉晶体管和第二下拉晶体管堆叠并布置在至少两层上。

    Semiconductor memory device having three dimensional structure
    5.
    发明授权
    Semiconductor memory device having three dimensional structure 有权
    具有三维结构的半导体存储器件

    公开(公告)号:US07982221B2

    公开(公告)日:2011-07-19

    申请号:US12537521

    申请日:2009-08-07

    IPC分类号: H01L29/76

    摘要: A semiconductor device and method for arranging and manufacturing the same are disclosed. The semiconductor device includes a plurality of inverters including at least one first pull-up transistor and first pull-down transistor and inverting and outputting an input signal, respectively; and a plurality of NAND gates including at least two second pull-up transistor and second pull-down transistor and generating an output signal having a high level if at least one of at least two input signals has a low level, respectively, wherein the at least one first pull-up transistor and first pull-down transistor and the at least two second pull-up transistor and second pull-down transistor are stacked and arranged on at least two layers.

    摘要翻译: 公开了一种半导体装置及其制造方法。 半导体器件包括多个反相器,包括至少一个第一上拉晶体管和第一下拉晶体管,并分别反相并输出输入信号; 以及包括至少两个第二上拉晶体管和第二下拉晶体管的多个NAND门,并且如果至少两个输入信号中的至少一个分别具有低电平,则产生具有高电平的输出信号,其中at 至少一个第一上拉晶体管和第一下拉晶体管和至少两个第二上拉晶体管和第二下拉晶体管堆叠并布置在至少两层上。

    Phase change memory device and memory cell array thereof
    6.
    发明授权
    Phase change memory device and memory cell array thereof 有权
    相变存储器件及其存储单元阵列

    公开(公告)号:US07453722B2

    公开(公告)日:2008-11-18

    申请号:US11319364

    申请日:2005-12-29

    IPC分类号: G11C11/00

    摘要: A phase change memory device is provided which includes a memory cell array including a plurality of memory cells, and a write driver for supplying a program current to the memory cell array through a global bitline. The memory cell array includes first and second cell regions, a first local bitline connected to the first cell region, a second local bitline connected to the second cell region, and a select region disposed between the first and second cell regions and supplying the program current supplied through the global bitline to the first and second local bitlines in response to a local select signal.

    摘要翻译: 提供了一种相变存储器件,其包括包括多个存储器单元的存储单元阵列,以及用于通过全局位线将编程电流提供给存储单元阵列的写入驱动器。 存储单元阵列包括第一和第二单元区域,连接到第一单元区域的第一本地位线,连接到第二单元区域的第二本地位线,以及设置在第一单元区域和第二单元区域之间并提供程序电流的选择区域 通过全局位线提供响应于本地选择信号的第一和第二本地位线。

    Phase-change random access memory device
    7.
    发明申请
    Phase-change random access memory device 有权
    相变随机存取存储器件

    公开(公告)号:US20070206409A1

    公开(公告)日:2007-09-06

    申请号:US11655160

    申请日:2007-01-19

    IPC分类号: G11C11/00

    摘要: A phase-change random access memory device is provided. The phase-change random access memory device includes a plurality of memory blocks, a main word line, a plurality of local word lines and a plurality of section word line drivers connected between the main word line and each of the plurality of local word lines and adapted to adjusting voltage levels of the plurality of local word lines in response of voltages applied to the main word line and block information. The plurality of section word line drivers include at least one first section word line driver and at least one second section word line driver. The first section word line drivers include pull-down devices while not including pull-up devices.

    摘要翻译: 提供了相变随机存取存储器件。 相变随机存取存储装置包括多个存储块,主字线,多个本地字线和连接在主字线与多个本地字线中的每一个之间的多个部分字线驱动器,以及 适于响应于施加到主字线的电压和块信息来调整多个本地字线的电压电平。 多个部分字线驱动器包括至少一个第一部分字线驱动器和至少一个第二部分字线驱动器。 第一部分字线驱动器包括下拉器件,而不包括上拉器件。

    Phase change memory device and memory cell array thereof
    8.
    发明申请
    Phase change memory device and memory cell array thereof 有权
    相变存储器件及其存储单元阵列

    公开(公告)号:US20070133268A1

    公开(公告)日:2007-06-14

    申请号:US11319364

    申请日:2005-12-29

    IPC分类号: G11C11/00

    摘要: A phase change memory device is provided which includes a memory cell array including a plurality of memory cells, and a write driver for supplying a program current to the memory cell array through a global bitline. The memory cell array includes first and second cell regions, a first local bitline connected to the first cell region, a second local bitline connected to the second cell region, and a select region disposed between the first and second cell regions and supplying the program current supplied through the global bitline to the first and second local bitlines in response to a local select signal.

    摘要翻译: 提供了一种相变存储器件,其包括包括多个存储器单元的存储单元阵列,以及用于通过全局位线将编程电流提供给存储单元阵列的写入驱动器。 存储单元阵列包括第一和第二单元区域,连接到第一单元区域的第一本地位线,连接到第二单元区域的第二本地位线,以及设置在第一单元区域和第二单元区域之间并提供程序电流的选择区域 通过全局位线提供响应于本地选择信号的第一和第二本地位线。

    Semiconductor Memory Device Having Three Dimensional Structure
    9.
    发明申请
    Semiconductor Memory Device Having Three Dimensional Structure 有权
    具有三维结构的半导体存储器件

    公开(公告)号:US20090294863A1

    公开(公告)日:2009-12-03

    申请号:US12537521

    申请日:2009-08-07

    IPC分类号: H01L29/66

    摘要: A semiconductor device and method for arranging and manufacturing the same are disclosed. The semiconductor device includes a plurality of inverters including at least one first pull-up transistor and first pull-down transistor and inverting and outputting an input signal, respectively; and a plurality of NAND gates including at least two second pull-up transistor and second pull-down transistor and generating an output signal having a high level if at least one of at least two input signals has a low level, respectively, wherein the at least one first pull-up transistor and first pull-down transistor and the at least two second pull-up transistor and second pull-down transistor are stacked and arranged on at least two layers.

    摘要翻译: 公开了一种半导体装置及其制造方法。 半导体器件包括多个反相器,包括至少一个第一上拉晶体管和第一下拉晶体管,并分别反相并输出输入信号; 以及包括至少两个第二上拉晶体管和第二下拉晶体管的多个NAND门,并且如果至少两个输入信号中的至少一个分别具有低电平,则产生具有高电平的输出信号,其中at 至少一个第一上拉晶体管和第一下拉晶体管和至少两个第二上拉晶体管和第二下拉晶体管堆叠并布置在至少两层上。

    Semiconductor memory device and method for arranging and manufacturing the same
    10.
    发明授权
    Semiconductor memory device and method for arranging and manufacturing the same 有权
    半导体存储器件及其制造方法

    公开(公告)号:US07315466B2

    公开(公告)日:2008-01-01

    申请号:US11191496

    申请日:2005-07-28

    IPC分类号: G11C11/00

    摘要: A semiconductor device and method for arranging and manufacturing the same are disclosed. The semiconductor device includes a plurality of inverters including at least one first pull-up transistor and first pull-down transistor and inverting and outputting an input signal, respectively; and a plurality of NAND gates including at least two second pull-up transistor and second pull-down transistor and generating an output signal having a high level if at least one of at least two input signals has a low level, respectively, wherein the at least one first pull-up transistor and first pull-down transistor and the at least two second pull-up transistor and second pull-down transistor are stacked and arranged on at least two layers.

    摘要翻译: 公开了一种半导体装置及其制造方法。 半导体器件包括多个反相器,包括至少一个第一上拉晶体管和第一下拉晶体管,并分别反相并输出输入信号; 以及包括至少两个第二上拉晶体管和第二下拉晶体管的多个NAND门,并且如果至少两个输入信号中的至少一个分别具有低电平,则产生具有高电平的输出信号,其中at 至少一个第一上拉晶体管和第一下拉晶体管和至少两个第二上拉晶体管和第二下拉晶体管堆叠并布置在至少两层上。