Top drain LDMOS
    1.
    发明授权
    Top drain LDMOS 有权
    顶级漏极LDMOS

    公开(公告)号:US09159828B2

    公开(公告)日:2015-10-13

    申请号:US13436308

    申请日:2012-03-30

    Abstract: In an embodiment, this invention discloses a top-drain lateral diffusion metal oxide field effect semiconductor (TD-LDMOS) device supported on a semiconductor substrate. The TD-LDMOS includes a source electrode disposed on a bottom surface of the semiconductor substrate. The TD-LDMOS further includes a source region and a drain region disposed on two opposite sides of a planar gate disposed on a top surface of the semiconductor substrate wherein the source region is encompassed in a body region constituting a drift region as a lateral current channel between the source region and drain region under the planar gate. The TD-LDMOS further includes at least a trench filled with a conductive material and extending vertically from the body region near the top surface downwardly to electrically contact the source electrode disposed on the bottom surface of the semiconductor substrate.

    Abstract translation: 在一个实施例中,本发明公开了一种支撑在半导体衬底上的顶排侧向扩散金属氧化物场效应半导体(TD-LDMOS)器件。 TD-LDMOS包括设置在半导体衬底的底表面上的源电极。 TD-LDMOS还包括设置在设置在半导体衬底的顶表面上的平面栅极的两个相对侧上的源极区域和漏极区域,其中源极区域包围在构成漂移区域的体区域中作为横向电流通道 在平面栅极下面的源极区域和漏极区域之间。 TD-LDMOS还包括至少填充有导电材料并且从顶表面附近的主体区域向下垂直延伸的沟槽,以电接触设置在半导体衬底的底表面上的源电极。

    Lateral PNP Bipolar Transistor with Narrow Trench Emitter
    3.
    发明申请
    Lateral PNP Bipolar Transistor with Narrow Trench Emitter 有权
    具有窄沟槽发射极的横向PNP双极晶体管

    公开(公告)号:US20130075746A1

    公开(公告)日:2013-03-28

    申请号:US13242970

    申请日:2011-09-23

    Abstract: A lateral bipolar transistor includes trench emitter and trench collector regions to form ultra-narrow emitter regions, thereby improving emitter efficiency. The same trench process is used to form the emitter/collector trenches as well as the trench isolation structures so that no additional processing steps are needed to form the trench emitter and collector. In embodiments of the present invention, the trench emitter and trench collector regions may be formed using ion implantation into trenches formed in a semiconductor layer. In other embodiments, the trench emitter and trench collector regions may be formed by out-diffusion of dopants from heavily doped polysilicon filled trenches.

    Abstract translation: 横向双极晶体管包括沟槽发射极和沟槽集电极区域,以形成超窄的发射极区域,从而提高发射极效率。 使用相同的沟槽工艺来形成发射极/集电极沟槽以及沟槽隔离结构,使得不需要额外的处理步骤来形成沟槽发射极和集电极。 在本发明的实施例中,可以使用离子注入形成在半导体层中的沟槽中形成沟槽发射极和沟槽集电极区域。 在其他实施例中,沟槽发射极和沟槽集电极区域可以通过从重掺杂的多晶硅填充的沟槽中的掺杂剂的扩散而形成。

    Circuit configurations to reduce snapback of a transient voltage suppressor
    4.
    发明授权
    Circuit configurations to reduce snapback of a transient voltage suppressor 有权
    电路配置,以减少瞬态电压抑制器的快速恢复

    公开(公告)号:US08098466B2

    公开(公告)日:2012-01-17

    申请号:US13066907

    申请日:2011-04-26

    CPC classification number: H01L27/0262 H01L29/87

    Abstract: This invention discloses an electronic device formed as an integrated circuit (IC) wherein the electronic device further includes a transient voltage suppressing (TVS) circuit. The TVS circuit includes a triggering Zener diode connected between an emitter and a collector of a bipolar-junction transistor (BJT) wherein the Zener diode having a reverse breakdown voltage BV less than or equal to a BVceo of the BJT where BVceo stands for a collector to emitter breakdown voltage with base left open. The TVS circuit further includes a rectifier connected in parallel to the BJT for triggering a rectified current through the rectifier for further limiting an increase of a reverse blocking voltage. In a preferred embodiment, the triggering Zener diode, the BJT and the rectifier are formed in a semiconductor substrate by implanting and configuring dopant regions of a first and a second conductivity types in a N-well and a P-well whereby the TVS can be formed in parallel as part of the manufacturing processes of the electronic device.

    Abstract translation: 本发明公开了一种形成为集成电路(IC)的电子设备,其中电子设备还包括瞬态电压抑制(TVS)电路。 TVS电路包括连接在双极结型晶体管(BJT)的发射极和集电极之间的触发齐纳二极管,其中齐纳二极管的反向击穿电压BV小于或等于BJT的BVceo,其中BVceo代表集电极 到发射极击穿电压,基极左开。 TVS电路还包括与BJT并联连接的整流器,用于触发整流器的整流电流,用于进一步限制反向阻断电压的增加。 在优选实施例中,触发齐纳二极管,BJT和整流器通过在N阱和P阱中注入和配置第一和第二导电类型的掺杂区而形成在半导体衬底中,由此TVS可以 作为电子设备的制造过程的一部分并行形成。

    Short channel lateral MOSFET and method
    6.
    发明授权
    Short channel lateral MOSFET and method 有权
    短沟横向MOSFET及方法

    公开(公告)号:US07851314B2

    公开(公告)日:2010-12-14

    申请号:US12112120

    申请日:2008-04-30

    Abstract: A short channel Lateral MOSFET (LMOS) and method are disclosed with interpenetrating drain-body protrusions (IDBP) for reducing channel-on resistance while maintaining high punch-through voltage. The LMOS includes lower device bulk layer; upper source and upper drain region both located atop lower device bulk layer; both upper source and upper drain region are in contact with an intervening upper body region atop lower device bulk layer; both upper drain and upper body region are shaped to form a drain-body interface; the drain-body interface has an IDBP structure with a surface drain protrusion lying atop a buried body protrusion while revealing a top body surface area of the upper body region; gate oxide-gate electrode bi-layer disposed atop the upper body region forming an LMOS with a short channel length defined by the horizontal length of the top body surface area delineated between the upper source region and the upper drain region.

    Abstract translation: 公开了一种短沟道横向MOSFET(LMOS)和方法,其具有用于降低通道导通电阻同时保持高穿透电压的互穿漏极体突起(IDBP)。 LMOS包括较低的器件体积层; 上部源极和上部漏极区域位于下部器件体层的顶部; 上部源极和上部漏极区都与下部器件本体层之间的中间上部区域接触; 上排水区和上体区均形成排水体界面; 排水体接口具有IDBP结构,其中表面排出突起位于掩埋体突起的顶部,同时露出上身体区域的顶部体表面积; 栅极氧化物栅极电极双层,其设置在形成LMOS的上部主体区域的顶部,其具有由在上部源区域和上部漏极区域之间描绘的顶部体表面积的水平长度限定的短沟道长度。

    Seal ring for mixed circuitry semiconductor devices
    7.
    发明申请
    Seal ring for mixed circuitry semiconductor devices 有权
    用于混合电路半导体器件的密封环

    公开(公告)号:US20070001004A1

    公开(公告)日:2007-01-04

    申请号:US11515179

    申请日:2006-08-31

    Abstract: In mixed-component, mixed-signal, semiconductor devices, selective seal ring isolation from the substrate and its electrical potential is provided in order to segregate noise sensitive circuitry from electrical noise generated by electrically noisy circuitry. Appropriate predetermined sections of such a mixed use chip are isolated from the substrate through a non-ohmic contact with the substrate without compromising reliability of the chip's isolation from scribe region contamination.

    Abstract translation: 在混合组件,混合信号半导体器件中,提供了与衬底的选择性密封环隔离及其电位,以便将噪声敏感电路与由电噪声电路产生的电噪声隔离。 这种混合使用芯片的适当的预定部分通过与基板的非欧姆接触而从基板隔离,而不损害芯片与划线区域污染的隔离的可靠性。

    JFET controlled schottky barrier diode
    9.
    发明授权
    JFET controlled schottky barrier diode 有权
    JFET控制肖特基势垒二极管

    公开(公告)号:US07064407B1

    公开(公告)日:2006-06-20

    申请号:US11051520

    申请日:2005-02-04

    Abstract: A JFET controlled Schottky barrier diode includes a p-type diffusion region integrated into the cathode of the Schottky diode to form an integrated JFET where the integrated JFET provides on-off control of the Schottky barrier diode. The p-type diffusion region encloses a portion of the forward current path of the Schottky barrier diode where the p-type diffusion region forms the gate of the JFET and the enclosed portion of the forward current path forms the channel region of the JFET. By applying a reverse biased potential to the gate of the JEFT with respect to the anode of the Schottky diode, the forward current of the Schottky diode can be pinched off, thereby providing on-off control over the Schottky diode forward current.

    Abstract translation: JFET控制的肖特基势垒二极管包括集成到肖特基二极管的阴极中的p型扩散区,以形成集成JFET,其中集成JFET提供肖特基势垒二极管的导通截止控制。 p型扩散区包围肖特基势垒二极管的正向电流通路的一部分,其中p型扩散区形成JFET的栅极,并且正向电流通路的封闭部分形成JFET的沟道区。 通过相对于肖特基二极管的阳极向JEFT的栅极施加反向偏置电位,可以将肖特基二极管的正向电流夹断,从而对肖特基二极管正向电流进行开关控制。

Patent Agency Ranking