Insertable calibration device
    1.
    发明授权
    Insertable calibration device 失效
    可插入校准装置

    公开(公告)号:US07414421B2

    公开(公告)日:2008-08-19

    申请号:US11290138

    申请日:2005-11-30

    IPC分类号: G01R31/02

    摘要: An insertable calibration device for a programmable tester apparatus comprises at least one calibration unit and a control unit. The progammable tester apparatus is configured to test at least one electronic device with electronic circuits. The progammable tester apparatus comprises a holding device, contact-making devices for the electronic device, and tester channels for coupling in signals to the electronic device. The calibration unit is connected to a first tester channel to be calibrated. The calibration unit is configured to detect a calibration signal edge of a calibration signal that is transmitted by the tester apparatus at a certain transmission instant, to detect a reference signal edge of a reference signal that is transmitted by the tester apparatus via a second tester channel at a reference instant, to compare the instants at which the two signal edges arrive, and to output a comparison result. The control unit evaluates the comparison results and can be used to program the transmission instants in such a way that the instants at which the calibration signal edge and the reference signal edge arrive, for the compensation of signal propagation time differences, are substantially identical. The calibration device has the same form and connections as the electric device and is insertable into the holding device with an accurate fit instead of the electronic device.

    摘要翻译: 用于可编程测试仪器的可插入校准装置包括至少一个校准单元和控制单元。 可程序测试仪装置被配置为使用电子电路测试至少一个电子设备。 可程序测试仪器包括保持装置,用于电子装置的接触装置和用于将信号耦合到电子装置的测试仪通道。 校准单元连接到要校准的第一测试仪通道。 校准单元被配置为检测在某一传输时刻由测试仪器发送的校准信号的校准信号边沿,以检测由测试仪器通过第二测试器通道发送的参考信号的参考信号边沿 在参考时刻,比较两个信号边缘到达的时刻,并输出比较结果。 控制单元评估比较结果,并且可以用于对传输时刻进行编程,使得校准信号边沿和参考信号边缘到达的时刻用于信号传播时间差的补偿基本相同。 校准装置具有与电气装置相同的形式和连接,并且可以精确配合而不是电子装置插入到保持装置中。

    Insertable calibration device
    2.
    发明申请
    Insertable calibration device 失效
    可插入校准装置

    公开(公告)号:US20060149491A1

    公开(公告)日:2006-07-06

    申请号:US11290138

    申请日:2005-11-30

    IPC分类号: G06F19/00

    摘要: An insertable calibration device for a programmable tester apparatus comprises at least one calibration unit and a control unit. The progammable tester apparatus is configured to test at least one electronic device with electronic circuits. The progammable tester apparatus comprises a holding device, contact-making devices for the electronic device, and tester channels for coupling in signals to the electronic device. The calibration unit is connected to a first tester channel to be calibrated. The calibration unit is configured to detect a calibration signal edge of a calibration signal that is transmitted by the tester apparatus at a certain transmission instant, to detect a reference signal edge of a reference signal that is transmitted by the tester apparatus via a second tester channel at a reference instant, to compare the instants at which the two signal edges arrive, and to output a comparison result. The control unit evaluates the comparison results and can be used to program the transmission instants in such a way that the instants at which the calibration signal edge and the reference signal edge arrive, for the compensation of signal propagation time differences, are substantially identical. The calibration device has the same form and connections as the electric device and is insertable into the holding device with an accurate fit instead of the electronic device.

    摘要翻译: 用于可编程测试仪器的可插入校准装置包括至少一个校准单元和控制单元。 可程序测试仪装置被配置为使用电子电路测试至少一个电子设备。 可程序测试仪器包括保持装置,用于电子装置的接触装置和用于将信号耦合到电子装置的测试仪通道。 校准单元连接到要校准的第一测试仪通道。 校准单元被配置为检测在某一传输时刻由测试仪器发送的校准信号的校准信号边沿,以检测由测试仪器通过第二测试器通道发送的参考信号的参考信号边沿 在参考时刻,比较两个信号边缘到达的时刻,并输出比较结果。 控制单元评估比较结果,并且可以用于对传输时刻进行编程,使得校准信号边沿和参考信号边缘到达的时刻用于信号传播时间差的补偿基本相同。 校准装置具有与电气装置相同的形式和连接,并且可以精确配合而不是电子装置插入到保持装置中。

    Circuit arrangement and method for driving electronic chips
    3.
    发明授权
    Circuit arrangement and method for driving electronic chips 有权
    用于驱动电子芯片的电路布置和方法

    公开(公告)号:US07426669B2

    公开(公告)日:2008-09-16

    申请号:US10853768

    申请日:2004-10-14

    IPC分类号: G01R31/28

    摘要: The invention provides a method for testing circuit units to be tested in a test apparatus, different identification units being assigned to the circuit units to be tested, the circuit units to be tested being connected to the test apparatus, a tester data stream including command blocks being output from the test apparatus, the tester data stream being compared with the identification units, the circuit unit to be tested, the identification unit of which matches the tester data stream output by the test apparatus, being activated and at least one command block for this circuit unit to be tested being processed in the circuit unit to be tested, whereupon the circuit unit to be tested is deactivated.

    摘要翻译: 本发明提供了一种用于测试在测试设备中测试的电路单元的方法,将不同的识别单元分配给要测试的电路单元,待测试的电路单元连接到测试设备,测试器数据流包括命令块 从测试装置输出,将测试器数据流与识别单元,被测试的电路单元,识别单元与被测试设备输出的测试仪数据流相匹配的电路单元,以及至少一个命令块,用于 待测试的电路单元在要测试的电路单元中被处理,于是被测试的电路单元被去激活。

    Semiconductor component, arrangement and method for characterizing a tester for semiconductor components
    4.
    发明授权
    Semiconductor component, arrangement and method for characterizing a tester for semiconductor components 失效
    用于表征半导体部件的测试器的半导体部件,布置和方法

    公开(公告)号:US07360139B2

    公开(公告)日:2008-04-15

    申请号:US11257401

    申请日:2005-10-25

    IPC分类号: G01R31/28 G06F11/00

    CPC分类号: G11C29/028 G11C29/56

    摘要: A tester for semiconductor components with a plurality of channels is connected to a specific semiconductor component in order to characterize the signal path between tester and semiconductor component under production conditions. The specific semiconductor component includes measuring units that are connected to connection contacts and in each case provide the functionality of a signal generator, a signal detector, a digital communication interface and a receiving unit for trigger signals. The specific semiconductor component further includes a trigger logic to convey trigger signals between the receiving unit of a first one and the signal generator or detector of a second one of the measuring units.

    摘要翻译: 具有多个通道的半导体部件的测试器连接到特定的半导体部件,以便在生产条件下表征测试仪和半导体部件之间的信号路径。 特定的半导体部件包括连接到连接触点的测量单元,并且在每种情况下提供信号发生器,信号检测器,数字通信接口和用于触发信号的接收单元的功能。 特定半导体部件还包括用于在第一个的接收单元和第二个测量单元的信号发生器或检测器之间传送触发信号的触发逻辑。

    Method and magazine device for testing semiconductor devices
    5.
    发明授权
    Method and magazine device for testing semiconductor devices 失效
    半导体器件测试方法和杂志设备

    公开(公告)号:US06777924B2

    公开(公告)日:2004-08-17

    申请号:US10377348

    申请日:2003-02-28

    IPC分类号: G01R104

    CPC分类号: G01R31/2853

    摘要: A method and device allow testing functionally identical semiconductor devices on a programmable testing device. The semiconductor devices are placed in magazine devices and a uniform magazine interface with respect to the testing device is provided for similar semiconductor devices in different types of packages. The semiconductor devices are advantageously tested one after the other on a testing device essentially without deference to their type of package and without any mechanical conversions being necessary on the testing device.

    摘要翻译: 一种方法和装置允许在可编程测试装置上测试功能上相同的半导体器件。 半导体器件被放置在盒装置中,并且针对不同类型的封装件的类似的半导体器件提供了相对于测试装置的统一的盒子接口。 半导体器件有利地在测试装置上一个接一个地测试,基本上不依赖于它们的封装类型,并且在测试装置上不需要任何机械转换。

    Backwards-compatible memory module

    公开(公告)号:US20050270891A1

    公开(公告)日:2005-12-08

    申请号:US11127536

    申请日:2005-05-12

    摘要: Memory module (1, 101, 201) having: at least one memory cell array (6, 106, 206), with the memory cells each being addressable by at least one address and being organized in organization units comprising a predetermined number of memory cells which can be driven jointly and at the same time; a clocked read/write control device (11, 111, 211), which is clocked with a first clock signal (CLK1) and which is coupled to the memory cell array (6, 106, 206), for writing data to and reading data from the memory cells as a function of address signals (ADR); a prefetch register unit (13, 113, 213), which is coupled to the read/write control device (11, 111, 211), for initial storage of data which is read from the memory cell array (6, 106, 206) and having two or more prefetch registers (14-17, 114-117, 214-217), whose respective register size corresponds to the predetermined number of memory cells in the organization units; a controlled switching device (23, 123, 223), which is coupled to the prefetch register unit (13, 113, 213), for outputting the data (DQs) which is initially stored in the prefetch registers (14-17, 114-117, 214-217) at data inputs/outputs (5, 105, 205) of the memory module (1, 101, 201), with the switching device (23, 123, 223) successively coupling the prefetch registers (14-17, 114-117, 214-217) to the data inputs/outputs (5, 105, 205) of the memory module (1, 101, 201) in a first operating mode of the memory module (1, 101, 201), controlled by a second clock signal (CLK2), with the number of data inputs/outputs (5, 105, 205) corresponding to the number of memory cells in the organization units, and coupling at least one of the prefetch registers (14-17, 114-117, 214-217) to the data inputs/outputs (5, 105, 205) of the memory module (1, 101, 201) in a second operating mode controlled by at least one of the address signals (ADR).

    Backwards-compatible memory module
    7.
    发明授权
    Backwards-compatible memory module 有权
    向后兼容内存模块

    公开(公告)号:US07221617B2

    公开(公告)日:2007-05-22

    申请号:US11127536

    申请日:2005-05-12

    IPC分类号: G11C8/00

    摘要: A backwards-compatible memory module is disclosed. According to one aspect, a memory module comprises addressable memory cells organized in organization units having a predetermined number of memory cells, a read/write control device clocked by a first clock signal, a plurality of prefetch registers for initially storing data read from the memory cells wherein the register size corresponds to the predetermined number. In a first operating mode, a switching device clocked by a second clock signal successively couples the prefetch registers to data input/output terminals. The number of data input/output terminals corresponds to the predetermined number. In a second operating mode, the switching device is controlled by at least one address signal and couples at least one of the prefetch registers to the data input/output terminals.

    摘要翻译: 公开了向后兼容的存储器模块。 根据一个方面,一种存储器模块包括以具有预定数量的存储器单元的组织单元组织的可寻址存储器单元,由第一时钟信号定时的读/写控制装置,用于初始存储从存储器读取的数据的多个预取寄存器 其中寄存器大小对应于预定数量的单元。 在第一操作模式中,由第二时钟信号计时的开关器件将预取寄存器连续地耦合到数据输入/输出端子。 数据输入/输出端子的数量对应于预定数量。 在第二操作模式中,开关装置由至少一个地址信号控制,并将预取寄存器中的至少一个耦合到数据输入/输出端子。

    Test arrangement and method for selecting a test mode output channel
    8.
    发明申请
    Test arrangement and method for selecting a test mode output channel 审中-公开
    选择测试模式输出通道的测试方法和方法

    公开(公告)号:US20050055618A1

    公开(公告)日:2005-03-10

    申请号:US10926371

    申请日:2004-08-25

    CPC分类号: G06F11/273

    摘要: The invention provides a test arrangement for testing circuit units under test (101, 101a-101n) having a test apparatus for holding the circuit units under test (101, 101a-101n), input/output channels (DQ0-DQn) for connecting the circuit units under test (101, 101a-101n) to the test apparatus and for data interchange, and test mode output channels (103, 103a-103n) for outputting a test result signal (104, 104a-104n), where at least one diversion unit (102, 102a-102n) for connecting one of the test mode output channels (103, 103a-103n) to one of the input/output channels (DQ0-DQn) is provided in the circuit units under test (101, 101a-101n) so that the test result signal (104, 104a-104n) which is output from the circuit unit under test (101, 101a-101n) can be diverted from the circuit unit under test (101, 101a-101n) to a prescribable one of the input/output channels (DQ0-DQn).

    摘要翻译: 本发明提供一种用于测试被测电路单元(101,101a-101n)的测试装置,该测试装置具有用于保持被测电路单元(101,101a-101n)的测试装置,用于连接所述电路单元的输入/输出通道(DQ0-DQn) 被测试电路单元(101,101a-101n)和用于数据交换的测试模式输出通道(103,103a-103n),用于输出测试结果信号(104,104a-104n),其中至少一个 用于将测试模式输出通道(103,103a-103n)中的一个连接到输入/输出通道(DQ0-DQn)之一的转向单元(102,102〜102n)设置在被测电路单元(101,101a -101n),使得从被测电路单元(101,101a-101n)输出的测试结果信号(104,104a-104n)可以从被测电路单元(101,101a-101n)转移到 可输入/输出通道之一(DQ0-DQn)。

    Circuit arrangement and method for driving electronic chips
    9.
    发明申请
    Circuit arrangement and method for driving electronic chips 有权
    用于驱动电子芯片的电路布置和方法

    公开(公告)号:US20050138491A1

    公开(公告)日:2005-06-23

    申请号:US10853768

    申请日:2004-10-14

    IPC分类号: G01R31/317 G11C29/16 G06K5/04

    摘要: The invention provides a method for testing circuit units to be tested in a test apparatus, different identification units being assigned to the circuit units to be tested, the circuit units to be tested being connected to the test apparatus, a tester data stream including command blocks being output from the test apparatus, the tester data stream being compared with the identification units, the circuit unit to be tested, the identification unit of which matches the tester data stream output by the test apparatus, being activated and at least one command block for this circuit unit to be tested being processed in the circuit unit to be tested, whereupon the circuit unit to be tested is deactivated.

    摘要翻译: 本发明提供了一种用于测试在测试设备中测试的电路单元的方法,将不同的识别单元分配给要测试的电路单元,待测试的电路单元连接到测试设备,测试器数据流包括命令块 从测试装置输出,将测试器数据流与识别单元,被测试的电路单元,识别单元与被测试设备输出的测试仪数据流相匹配的电路单元,以及至少一个命令块,用于 待测试的电路单元在要测试的电路单元中被处理,于是被测试的电路单元被去激活。

    Semiconductor component, arrangement and method for characterizing a tester for semiconductor components
    10.
    发明申请
    Semiconductor component, arrangement and method for characterizing a tester for semiconductor components 失效
    用于表征半导体部件的测试器的半导体部件,布置和方法

    公开(公告)号:US20060156149A1

    公开(公告)日:2006-07-13

    申请号:US11257401

    申请日:2005-10-25

    IPC分类号: G01R31/28 G06F11/00

    CPC分类号: G11C29/028 G11C29/56

    摘要: A tester for semiconductor components with a plurality of channels is connected to a specific semiconductor component in order to characterize the signal path between tester and semiconductor component under production conditions. The specific semiconductor component includes measuring units that are connected to connection contacts and in each case provide the functionality of a signal generator, a signal detector, a digital communication interface and a receiving unit for trigger signals. The specific semiconductor component further includes a trigger logic to convey trigger signals between the receiving unit of a first one and the signal generator or detector of a second one of the measuring units.

    摘要翻译: 具有多个通道的半导体部件的测试器连接到特定的半导体部件,以便在生产条件下表征测试仪和半导体部件之间的信号路径。 特定的半导体部件包括连接到连接触点的测量单元,并且在每种情况下提供信号发生器,信号检测器,数字通信接口和用于触发信号的接收单元的功能。 特定半导体部件还包括用于在第一个的接收单元和第二个测量单元的信号发生器或检测器之间传送触发信号的触发逻辑。