摘要:
A leakage tolerant sense circuit for use in an electrically programmable and erasable read only memory (EEPROM) is disclosed. In a reference portion of a sense cycle, the leakage tolerant sense amplifier utilizes the sum of a reference current and any leakage current to establish a reference voltage. In the subsequent sense portion of the sense cycle, the leakage tolerant sense amplifier utilizes the sum of a memory cell current and any leakage current to establish a read voltage. The read voltage is compared with the reference voltage to determine the logic stored within the memory cell.
摘要:
Some embodiments include apparatus and methods having a memory cell included in a device, a control line configured to receive a control signal to access the memory cell, and a first line configured to transfer information to and from the memory cell. The control signal has a first level during a first time interval and a second level during a second time interval of a memory operation. The apparatus and methods also include a module configured to reduce difference between a value of a voltage on the second line and a value of a voltage on a node of the device during a first time portion of the second time interval. Additional apparatus and methods are disclosed.
摘要:
Depletion-mode ferroelectric transistors are adapted for use as non-volatile memory cells. Various embodiments are described having a diode interposed between the bit line and a source/drain region of the transistor for added margin against read disturb. Various additional embodiments are described having an array architecture such that two memory cells sharing the same bit line also share the same program line. Using this configuration, non-selected cells are readily supplied with gate/source voltages sufficient to maintain the cells in a deactivated state during read and write operations on selected cells.
摘要:
A technique is provided for reducing changes in the amount of a bias voltage that is applied to a device in an integrated circuit due to local changes on a bus providing the reference for the bias voltage signal. Local transients on the reference bus may occur due to the inductance of the integrated circuit packaging. To prevent the local transients from affecting the amount of bias applied to a device, the local bias signal is allowed to move common mode with the local reference signal by isolating the local bias signal from the bias source. The technique also provides for disabling the isolation of the local bias signal from the bias source in response to a control signal.
摘要:
Improved methods and structures are provided that allow for fast access of a memory device. Embodiments of a structure include a memory device that comprises a decode logic circuitry that decodes an address. The memory device also includes a counter circuitry coupled to the decode logic circuitry that generates a counter value based on the decoded address. Other embodiments of a structure include a compare circuit that determines whether a page count is complete in a memory structure. The compare circuit includes a holding circuitry that includes a number of latches for holding an encoded version of a memory address. The compare circuit also includes a multiplexing circuitry coupled to the holding circuitry. The multiplexing circuitry receives the encoded version of the memory address from the holding circuitry and a decoded version of the memory address from a decoder, such that the multiplexing circuitry uses the encoded version to select one bit of the decoded version of the memory address to determine whether the page count is complete for the memory structure. Embodiments of the present invention also includes methods, other structures as well as systems incorporating such structures all formed according to the methods provided in this application.
摘要:
A method and apparatus for filtering an output voltage of a charge pump to reduce peak values which cause stress. A charge pump generates a pumped voltage which is filtered by an RC filter, for example a one or two Pi filter. The filter reduces the peak values of pump output voltage while reducing the amount of capacitance (and corresponding die size) required.
摘要:
A DRAM memory device having two sets of power buses is provided. Each set includes a first bus having a first potential and a second bus having a second potential, both of which are required to activate a row of memory within a bank of memory. A first row is activated while it is connected to the first set of buses. If it is detected that the activation of a second row connected to the first set of buses will cause a power bump when it is time to deactivate the first row, the first row is switched over to the second set of buses prior to the activation of the second row. The first row can be precharged with the voltages from the second set of buses and the second row can be activated with the voltages from the first set of buses. Thus, the first row can be precharged without being adversely effected by the power bump on the first set of buses which improves the pause performance of the DRAM.
摘要:
Circuits for applying a programming voltage and erase voltage to memory cells in a nonvolatile memory device are disclosed. The reverse breakdown of p-n junctions within the memory cells is prevented by providing a clamping p-n junction in the path used to apply the program or erase voltage to the memory cells. The clamping p-n junction will breakdown before the p-n junctions within the memory cells, protecting the memory cells from the adverse effects of a reverse breakdown condition.
摘要:
Some embodiments include apparatus and methods having a memory cell included in a device, a control line configured to receive a control signal to access the memory cell, and a first line configured to transfer information to and from the memory cell. The control signal has a first level during a first time interval and a second level during a second time interval of a memory operation. The apparatus and methods also include a module configured to reduce difference between a value of a voltage on the second line and a value of a voltage on a node of the device during a first time portion of the second time interval. Additional apparatus and methods are disclosed.
摘要:
A circuit and method reduces noise signals coupled to a reference voltage used by a digital differential input receiver having an input that is coupled to an input/output terminal. The circuit and method selectively isolates the reference voltage from the input/output terminal to which output signals are selectively applied. The isolation occurs responsive to detecting that an output signal is being applied to the input/output terminal so that transitions of the output signal are not coupled through the input receiver to generate noise in the reference voltage. In one embodiment, the isolation is provided by placing an isolation circuit between the input receiver and either the input/output terminal or a source of the reference voltage. In another embodiment, the isolation is provided by selectively biasing the input receiver so that coupling of output signal transitions through the input receiver is substantially reduced.