-
公开(公告)号:US20160190109A1
公开(公告)日:2016-06-30
申请号:US14983510
申请日:2015-12-29
申请人: Dae-Ho Lee , Hyo-Soon Kang , Seok-Hong Kwon , Tae-Young Yoon , Hee-Jin Lee
发明人: Dae-Ho Lee , Hyo-Soon Kang , Seok-Hong Kwon , Tae-Young Yoon , Hee-Jin Lee
IPC分类号: H01L25/16 , H01L25/065 , H01L25/10
CPC分类号: H01L25/162 , H01L23/3128 , H01L24/06 , H01L24/13 , H01L24/16 , H01L24/32 , H01L24/48 , H01L24/49 , H01L24/73 , H01L24/92 , H01L25/0652 , H01L25/0655 , H01L25/105 , H01L25/18 , H01L2224/0401 , H01L2224/04042 , H01L2224/05553 , H01L2224/06135 , H01L2224/131 , H01L2224/16225 , H01L2224/16227 , H01L2224/32145 , H01L2224/32225 , H01L2224/48091 , H01L2224/48227 , H01L2224/49175 , H01L2224/73204 , H01L2224/73265 , H01L2224/92125 , H01L2225/0651 , H01L2225/06562 , H01L2225/1023 , H01L2225/1058 , H01L2924/00014 , H01L2924/1431 , H01L2924/1434 , H01L2924/1436 , H01L2924/15192 , H01L2924/15331 , H01L2924/181 , H01L2924/00012 , H01L2924/014 , H01L2224/45099 , H01L2224/45015 , H01L2924/207 , H01L2924/00
摘要: A stack semiconductor package includes a first semiconductor package having a first package substrate and a first semiconductor chip mounted on the first package substrate. The first semiconductor chip includes first chip pads arranged along a side portion thereof. The stack semiconductor package includes a second semiconductor package disposed on the first semiconductor package, and includes a second package substrate. A first sub-chip and a second sub-chip is mounted on the second semiconductor package and arranged side by side extending along a direction of a first side portion of the second package substrate. Each of the first and second sub-chips includes second chip pads arranged along a side portion thereof. Connection wiring paths between interface portions and connection pads may be reduced and simplified, thereby preventing connection wires from being tangled. Moreover, connection wiring paths between a logic chip and a memory chip may be minimized, thereby providing high speed performance.
摘要翻译: 堆叠半导体封装包括具有第一封装衬底和安装在第一封装衬底上的第一半导体芯片的第一半导体封装。 第一半导体芯片包括沿其侧部布置的第一芯片焊盘。 堆叠半导体封装包括设置在第一半导体封装上的第二半导体封装,并且包括第二封装衬底。 第一子芯片和第二子芯片安装在第二半导体封装上并且沿着第二封装衬底的第一侧部分的方向并排布置。 第一和第二子芯片中的每一个包括沿着其侧部布置的第二芯片焊盘。 可以减少和简化接口部分和连接焊盘之间的连接布线路径,从而防止连接线缠结。 此外,逻辑芯片和存储芯片之间的连接布线路径可以最小化,从而提供高速性能。
-
公开(公告)号:US09466593B2
公开(公告)日:2016-10-11
申请号:US14983510
申请日:2015-12-29
申请人: Dae-Ho Lee , Hyo-Soon Kang , Seok-Hong Kwon , Tae-Young Yoon , Hee-Jin Lee
发明人: Dae-Ho Lee , Hyo-Soon Kang , Seok-Hong Kwon , Tae-Young Yoon , Hee-Jin Lee
IPC分类号: H01L23/02 , H01L25/16 , H01L25/10 , H01L25/065
CPC分类号: H01L25/162 , H01L23/3128 , H01L24/06 , H01L24/13 , H01L24/16 , H01L24/32 , H01L24/48 , H01L24/49 , H01L24/73 , H01L24/92 , H01L25/0652 , H01L25/0655 , H01L25/105 , H01L25/18 , H01L2224/0401 , H01L2224/04042 , H01L2224/05553 , H01L2224/06135 , H01L2224/131 , H01L2224/16225 , H01L2224/16227 , H01L2224/32145 , H01L2224/32225 , H01L2224/48091 , H01L2224/48227 , H01L2224/49175 , H01L2224/73204 , H01L2224/73265 , H01L2224/92125 , H01L2225/0651 , H01L2225/06562 , H01L2225/1023 , H01L2225/1058 , H01L2924/00014 , H01L2924/1431 , H01L2924/1434 , H01L2924/1436 , H01L2924/15192 , H01L2924/15331 , H01L2924/181 , H01L2924/00012 , H01L2924/014 , H01L2224/45099 , H01L2224/45015 , H01L2924/207 , H01L2924/00
摘要: A stack semiconductor package includes a first semiconductor package having a first package substrate and a first semiconductor chip mounted on the first package substrate. The first semiconductor chip includes first chip pads arranged along a side portion thereof. The stack semiconductor package includes a second semiconductor package disposed on the first semiconductor package, and includes a second package substrate. A first sub-chip and a second sub-chip is mounted on the second semiconductor package and arranged side by side extending along a direction of a first side portion of the second package substrate. Each of the first and second sub-chips includes second chip pads arranged along a side portion thereof. Connection wiring paths between interface portions and connection pads may be reduced and simplified, thereby preventing connection wires from being tangled. Moreover, connection wiring paths between a logic chip and a memory chip may be minimized, thereby providing high speed performance.
摘要翻译: 堆叠半导体封装包括具有第一封装衬底和安装在第一封装衬底上的第一半导体芯片的第一半导体封装。 第一半导体芯片包括沿其侧部布置的第一芯片焊盘。 堆叠半导体封装包括设置在第一半导体封装上的第二半导体封装,并且包括第二封装衬底。 第一子芯片和第二子芯片安装在第二半导体封装上并且沿着第二封装衬底的第一侧部分的方向并排布置。 第一和第二子芯片中的每一个包括沿着其侧部布置的第二芯片焊盘。 可以减少和简化接口部分和连接焊盘之间的连接布线路径,从而防止连接线缠结。 此外,逻辑芯片和存储芯片之间的连接布线路径可以最小化,从而提供高速性能。
-
公开(公告)号:US20080033190A1
公开(公告)日:2008-02-07
申请号:US11727354
申请日:2007-03-26
申请人: Sin-Doo Lee , Tae-Young Yoon , Cherl-Hyun Jeong , Sang-Wook Lee
发明人: Sin-Doo Lee , Tae-Young Yoon , Cherl-Hyun Jeong , Sang-Wook Lee
IPC分类号: C07C67/00
CPC分类号: G01N33/92 , B82Y30/00 , G01N33/6872
摘要: The present invention relates to a method for controlling the growth, size, and distribution of a lipid domain in a lipid layer using a substrate on which a topographic structure is formed, and a method of preparing a membrane device including a lipid layer having a lipid domain, where the growth, size, and distribution of the lipid domain can be controlled by said method, and a membrane device prepared thereby.
摘要翻译: 本发明涉及一种控制脂质结构域在使用其上形成地形结构的底物的脂质层中的生长,大小和分布的方法,以及一种制备膜装置的方法,所述膜装置包括具有脂质的脂质层 其中通过所述方法可以控制脂质结构域的生长,大小和分布,以及由此制备的膜装置。
-
公开(公告)号:US08811055B2
公开(公告)日:2014-08-19
申请号:US13615302
申请日:2012-09-13
申请人: Tae-Young Yoon
发明人: Tae-Young Yoon
CPC分类号: G11C5/02 , G11C7/1057 , G11C7/106 , G11C7/1084 , G11C7/1087 , G11C7/22 , G11C2207/105 , H01L24/73 , H01L2224/16145 , H01L2224/16225 , H01L2224/32145 , H01L2224/32225 , H01L2224/48137 , H01L2224/48145 , H01L2224/48227 , H01L2224/73204 , H01L2224/73265 , H01L2225/06562 , H01L2924/00014 , H01L2924/15192 , H01L2924/3011 , H01L2924/00012 , H01L2924/00 , H01L2224/45099
摘要: A memory device is provided. The memory device includes a first semiconductor chip including a memory element and a peripheral circuit configured to write or read data in or from the memory element; and a second semiconductor chip configured to perform an input/output function of data or signals exchanged between an external device and the first semiconductor chip.
摘要翻译: 提供存储器件。 存储器件包括:第一半导体芯片,包括存储元件和被配置为在存储元件中写入数据或从存储元件读取数据的外围电路; 以及第二半导体芯片,被配置为执行在外部设备和第一半导体芯片之间交换的数据或信号的输入/输出功能。
-
公开(公告)号:US07776356B2
公开(公告)日:2010-08-17
申请号:US11727354
申请日:2007-03-26
申请人: Sin-Doo Lee , Tae-Young Yoon , Cherl-Hyun Jeong , Sang-Wook Lee
发明人: Sin-Doo Lee , Tae-Young Yoon , Cherl-Hyun Jeong , Sang-Wook Lee
CPC分类号: G01N33/92 , B82Y30/00 , G01N33/6872
摘要: The present invention relates to a method for controlling the growth, size, and distribution of a lipid domain in a lipid layer using a substrate on which a topographic structure is formed, and a method of preparing a membrane device including a lipid layer having a lipid domain, where the growth, size, and distribution of the lipid domain can be controlled by said method, and a membrane device prepared thereby.
摘要翻译: 本发明涉及一种控制脂质结构域在使用其上形成地形结构的底物的脂质层中的生长,大小和分布的方法,以及一种制备膜装置的方法,所述膜装置包括具有脂质的脂质层 其中通过所述方法可以控制脂质结构域的生长,大小和分布,以及由此制备的膜装置。
-
-
-
-