Integrated circuits with nanowires and methods of manufacturing the same
    2.
    发明授权
    Integrated circuits with nanowires and methods of manufacturing the same 有权
    具有纳米线的集成电路及其制造方法

    公开(公告)号:US09306019B2

    公开(公告)日:2016-04-05

    申请号:US14457934

    申请日:2014-08-12

    Abstract: Integrated circuits and methods for producing the same are provided. A method for producing an integrated circuit includes forming a layered fin overlying a substrate, where the layered fin includes an SiGe layer and an Si layer. The SiGe layer and the Si layer alternate along a height of the layered fin. A dummy gate is formed overlying the substrate and the layered fin, and a source and a drain area formed in contact with the layered fin. The dummy gate is removed to expose the SiGe layer and the Si layer, and the Si layer is removed to produce an SiGe nanowire. A high K dielectric layer that encases the SiGe nanowire between the source and the drain is formed, and a replacement metal gate is formed so that the replacement metal gate encases the high K dielectric layer and the SiGe nanowire between the source and drain.

    Abstract translation: 提供了集成电路及其制造方法。 一种集成电路的制造方法,其特征在于,形成覆盖基板的分层散热片,其中层状散热片包括SiGe层和Si层。 SiGe层和Si层沿着层状翅片的高度交替。 形成覆盖基板和分层翅片的虚拟栅极以及与层状翅片接触形成的源极和漏极区域。 去除伪栅极以暴露SiGe层和Si层,并且去除Si层以产生SiGe纳米线。 形成在源极和漏极之间封装SiGe纳米线的高K电介质层,并且形成替代金属栅极,使得替代金属栅极包围源极和漏极之间的高K电介质层和SiGe纳米线。

    INTEGRATED CIRCUITS WITH NANOWIRES AND METHODS OF MANUFACTURING THE SAME
    4.
    发明申请
    INTEGRATED CIRCUITS WITH NANOWIRES AND METHODS OF MANUFACTURING THE SAME 有权
    集成电路与纳米级及其制造方法

    公开(公告)号:US20160049489A1

    公开(公告)日:2016-02-18

    申请号:US14457934

    申请日:2014-08-12

    Abstract: Integrated circuits and methods for producing the same are provided. A method for producing an integrated circuit includes forming a layered fin overlying a substrate, where the layered fin includes an SiGe layer and an Si layer. The SiGe layer and the Si layer alternate along a height of the layered fin. A dummy gate is formed overlying the substrate and the layered fin, and a source and a drain area formed in contact with the layered fin. The dummy gate is removed to expose the SiGe layer and the Si layer, and the Si layer is removed to produce an SiGe nanowire. A high K dielectric layer that encases the SiGe nanowire between the source and the drain is formed, and a replacement metal gate is formed so that the replacement metal gate encases the high K dielectric layer and the SiGe nanowire between the source and drain.

    Abstract translation: 提供了集成电路及其制造方法。 一种集成电路的制造方法,其特征在于,形成覆盖基板的分层散热片,其中层状散热片包括SiGe层和Si层。 SiGe层和Si层沿层状翅片的高度交替。 形成覆盖基板和分层翅片的虚拟栅极以及与层状翅片接触形成的源极和漏极区域。 去除伪栅极以暴露SiGe层和Si层,并且去除Si层以产生SiGe纳米线。 形成在源极和漏极之间封装SiGe纳米线的高K电介质层,并且形成替代金属栅极,使得替代金属栅极包围源极和漏极之间的高K电介质层和SiGe纳米线。

    METHODS OF FORMING CONTACTS TO SOURCE/DRAIN REGIONS OF FINFET DEVICES
    6.
    发明申请
    METHODS OF FORMING CONTACTS TO SOURCE/DRAIN REGIONS OF FINFET DEVICES 有权
    形成与FINFET器件的源/漏区域的联系的方法

    公开(公告)号:US20140273369A1

    公开(公告)日:2014-09-18

    申请号:US13798429

    申请日:2013-03-13

    Abstract: In one example, the method disclosed herein includes forming at least one fin for a FinFET device in a semiconducting substrate, performing at least one process operation to form a region in the at least one fin that contains a metal diffusion inhibiting material, depositing a layer of metal on the region in the at least one fin and forming a metal silicide region on the at least one fin.

    Abstract translation: 在一个示例中,本文公开的方法包括在半导体衬底中形成用于FinFET器件的至少一个鳍,执行至少一个工艺操作以在至少一个鳍中形成包含金属扩散抑制材料的区域, 的至少一个翅片上的区域上的金属,并在所述至少一个翅片上形成金属硅化物区域。

    Integrated circuits with relaxed silicon / germanium fins
    7.
    发明授权
    Integrated circuits with relaxed silicon / germanium fins 有权
    具有松散硅/锗鳍片的集成电路

    公开(公告)号:US09196710B2

    公开(公告)日:2015-11-24

    申请号:US14177800

    申请日:2014-02-11

    Abstract: Integrated circuits with relaxed silicon and germanium fins and methods for fabricating such integrated circuits are provided. The method includes a forming a crystalline silicon and germanium composite layer overlying a crystalline silicon substrate, where a composite layer crystal lattice is relaxed. A fin is formed in the composite layer, and a gate is formed overlying the fin. A portion of the fin is removed on opposite sides of the gate to form a drain cavity and a source cavity, and a source and a drain are formed in the source cavity and drain cavity, respectively.

    Abstract translation: 提供了具有松散硅和锗翅片的集成电路以及用于制造这种集成电路的方法。 该方法包括形成覆盖晶体硅衬底的晶体硅和锗复合层,其中复合层晶格被放宽。 在复合层中形成翅片,并且在翅片上形成栅极。 翅片的一部分在栅极的相对侧上被去除以形成漏腔和源腔,并且源极和漏极分别形成在源极腔和漏极腔中。

    Integrated circuits with dual silicide contacts and methods for fabricating same
    8.
    发明授权
    Integrated circuits with dual silicide contacts and methods for fabricating same 有权
    具有双硅化物触点的集成电路及其制造方法

    公开(公告)号:US09196694B2

    公开(公告)日:2015-11-24

    申请号:US14043017

    申请日:2013-10-01

    CPC classification number: H01L29/45 H01L21/823814 H01L27/092 H01L29/41725

    Abstract: Integrated circuits with dual silicide contacts and methods for fabricating integrated circuits with dual silicide contacts are provided. In an embodiment, a method for fabricating an integrated circuit includes providing a semiconductor substrate having PFET areas and NFET areas. The method selectively forms first silicide contacts from a first metal in the PFET areas. Further, the method selectively forms second silicide contacts from a second metal in the NFET areas. The second metal is different from the first metal.

    Abstract translation: 提供了具有双硅化物触点的集成电路和用于制造具有双硅化物触点的集成电路的方法。 在一个实施例中,一种用于制造集成电路的方法包括提供具有PFET区域和NFET区域的半导体衬底。 该方法选择性地从PFET区域中的第一金属形成第一硅化物接触。 此外,该方法从NFET区域中的第二金属选择性地形成第二硅化物接触。 第二种金属与第一种金属不同。

    Integrated circuits with metal-insulator-semiconductor (MIS) contact structures and methods for fabricating same
    9.
    发明授权
    Integrated circuits with metal-insulator-semiconductor (MIS) contact structures and methods for fabricating same 有权
    具有金属绝缘体半导体(MIS)接触结构的集成电路及其制造方法

    公开(公告)号:US09177805B2

    公开(公告)日:2015-11-03

    申请号:US14166660

    申请日:2014-01-28

    Abstract: Integrated circuits having metal-insulator-semiconductor (MIS) contact structures and methods for fabricating integrated circuits having metal-insulator-semiconductor (MIS) contact structures are provided. In an embodiment, a method for fabricating an integrated circuit includes providing a fin structure formed from semiconductor material overlying a semiconductor substrate. The method includes depositing a layer of high-k dielectric material over the fin structure. Further, the method includes forming a metal layer or layers over the layer of high-k dielectric material to provide the fin structure with a metal-insulator-semiconductor (MIS) contact structure.

    Abstract translation: 提供了具有金属 - 绝缘体半导体(MIS)接触结构的集成电路以及用于制造具有金属 - 绝缘体 - 半导体(MIS))接触结构的集成电路的方法。 在一个实施例中,制造集成电路的方法包括提供由半导体材料覆盖在半导体衬底上形成的鳍结构。 该方法包括在鳍结构上沉积高k电介质材料层。 此外,该方法包括在高k电介质材料层上形成金属层,以使鳍结构具有金属 - 绝缘体半导体(MIS)接触结构。

Patent Agency Ranking