-
公开(公告)号:US09564440B2
公开(公告)日:2017-02-07
申请号:US15232246
申请日:2016-08-09
Inventor: Hyun-Jin Cho , Tenko Yamashita , Hui Zang
IPC: H01L27/092 , H01L29/66 , H01L29/49 , H01L29/423 , H01L21/8238
CPC classification number: H01L29/512 , H01L21/02532 , H01L21/0262 , H01L21/28088 , H01L21/823814 , H01L21/823821 , H01L21/823828 , H01L21/823842 , H01L21/823864 , H01L21/845 , H01L27/0922 , H01L27/0924 , H01L27/1211 , H01L29/42364 , H01L29/42376 , H01L29/4238 , H01L29/4958 , H01L29/4966 , H01L29/66545 , H01L29/6656 , H01L29/66795 , H01L29/785 , H01L29/7851
Abstract: A method of forming a gate structure for a semiconductor device that includes forming first spacers on the sidewalls of replacement gate structures that are present on a fin structure, wherein an upper surface of the first spacers is offset from an upper surface of the replacement gate structure, and forming at least second spacers on the first spacers and the exposed surfaces of the replacement gate structure. The method may further include substituting the replacement gate structure with a functional gate structure having a first width portion in a first space between adjacent first spacers, and a second width portion having a second width in a second space between adjacent second spacers, wherein the second width is greater than the first width.
Abstract translation: 一种形成用于半导体器件的栅极结构的方法,包括在存在于鳍状结构上的置换栅极结构的侧壁上形成第一间隔物,其中第一间隔物的上表面偏离替换栅极结构的上表面 并且在所述第一间隔物和所述替换栅极结构的所述暴露表面上形成至少第二间隔物。 该方法还可以包括用相邻的第一间隔件之间的第一空间中具有第一宽度部分的功能栅极结构代替替换栅极结构,以及在相邻的第二间隔物之间的第二空间中具有第二宽度的第二宽度部分,其中第二 宽度大于第一宽度。
-
公开(公告)号:US20150079773A1
公开(公告)日:2015-03-19
申请号:US14028517
申请日:2013-09-16
Inventor: Veeraraghavan S. Basker , Nathaniel Berliner , Hyun-Jin Cho , Johnathan Faltermeler , Kam-Leung Lee , Tenko Yamashita
IPC: H01L21/18
CPC classification number: H01L21/18 , H01L21/2236 , H01L21/2251 , H01L21/845 , H01L29/66803
Abstract: A conformal doping process for FinFET devices on a semiconductor substrate which includes NFET fins and PFET fins. In a first exemplary embodiment, an N-type dopant composition is conformally deposited over the NFET fins and the PFET fins. The semiconductor substrate is annealed to drive in an N-type dopant from the N-type dopant composition into the NFET fins. A P-type dopant composition is conformally deposited over the NFET fins and the PFET fins. The semiconductor substrate is annealed to drive in a P-type dopant from the P-type dopant composition into the PFET fins. In a second exemplary embodiment, one of the NFETfins and PFET fins may be covered with a first dopant composition and then a second dopant composition may cover both the NFET fins and the PFET fins followed by an anneal to drive in both dopants.
Abstract translation: 在包括NFET鳍片和PFET鳍片的半导体衬底上的FinFET器件的共形掺杂工艺。 在第一示例性实施例中,N型掺杂剂组合物共形沉积在NFET鳍片和PFET鳍片上。 将半导体衬底退火以将N型掺杂剂从N型掺杂剂组合物驱动到NFET鳍中。 P型掺杂剂组合物共形沉积在NFET鳍片和PFET鳍片上。 将半导体衬底退火以将P型掺杂剂从P型掺杂剂组合物驱动到PFET鳍中。 在第二示例性实施例中,可以用第一掺杂剂组合物覆盖NFET烯烃和PFET鳍中的一个,然后第二掺杂剂组合物可以覆盖NFET鳍和PFET鳍,然后进行退火以在两种掺杂剂中驱动。
-
公开(公告)号:US09780185B2
公开(公告)日:2017-10-03
申请号:US15232300
申请日:2016-08-09
Inventor: Hyun-Jin Cho , Tenko Yamashita , Hui Zang
IPC: H01L29/51 , H01L27/092 , H01L29/78 , H01L29/66 , H01L29/49 , H01L29/423 , H01L21/8238 , H01L21/02 , H01L21/28 , H01L27/12
CPC classification number: H01L29/512 , H01L21/02532 , H01L21/0262 , H01L21/28088 , H01L21/823814 , H01L21/823821 , H01L21/823828 , H01L21/823842 , H01L21/823864 , H01L21/845 , H01L27/0922 , H01L27/0924 , H01L27/1211 , H01L29/42364 , H01L29/42376 , H01L29/4238 , H01L29/4958 , H01L29/4966 , H01L29/66545 , H01L29/6656 , H01L29/66795 , H01L29/785 , H01L29/7851
Abstract: A method of forming a gate structure for a semiconductor device that includes forming first spacers on the sidewalls of replacement gate structures that are present on a fin structure, wherein an upper surface of the first spacers is offset from an upper surface of the replacement gate structure, and forming at least second spacers on the first spacers and the exposed surfaces of the replacement gate structure. The method may further include substituting the replacement gate structure with a functional gate structure having a first width portion in a first space between adjacent first spacers, and a second width portion having a second width in a second space between adjacent second spacers, wherein the second width is greater than the first width.
-
公开(公告)号:US20160365348A1
公开(公告)日:2016-12-15
申请号:US15232246
申请日:2016-08-09
Inventor: Hyun-Jin Cho , Tenko Yamashita , Hui Zang
IPC: H01L27/092 , H01L21/8238 , H01L29/423 , H01L29/66 , H01L29/49
CPC classification number: H01L29/512 , H01L21/02532 , H01L21/0262 , H01L21/28088 , H01L21/823814 , H01L21/823821 , H01L21/823828 , H01L21/823842 , H01L21/823864 , H01L21/845 , H01L27/0922 , H01L27/0924 , H01L27/1211 , H01L29/42364 , H01L29/42376 , H01L29/4238 , H01L29/4958 , H01L29/4966 , H01L29/66545 , H01L29/6656 , H01L29/66795 , H01L29/785 , H01L29/7851
Abstract: A method of forming a gate structure for a semiconductor device that includes forming first spacers on the sidewalls of replacement gate structures that are present on a fin structure, wherein an upper surface of the first spacers is offset from an upper surface of the replacement gate structure, and forming at least second spacers on the first spacers and the exposed surfaces of the replacement gate structure. The method may further include substituting the replacement gate structure with a functional gate structure having a first width portion in a first space between adjacent first spacers, and a second width portion having a second width in a second space between adjacent second spacers, wherein the second width is greater than the first width.
-
公开(公告)号:US20160365290A1
公开(公告)日:2016-12-15
申请号:US15232300
申请日:2016-08-09
Inventor: Hyun-Jin Cho , Tenko Yamashita , Hui Zang
IPC: H01L21/8238 , H01L21/28 , H01L29/66 , H01L27/092 , H01L29/49
CPC classification number: H01L29/512 , H01L21/02532 , H01L21/0262 , H01L21/28088 , H01L21/823814 , H01L21/823821 , H01L21/823828 , H01L21/823842 , H01L21/823864 , H01L21/845 , H01L27/0922 , H01L27/0924 , H01L27/1211 , H01L29/42364 , H01L29/42376 , H01L29/4238 , H01L29/4958 , H01L29/4966 , H01L29/66545 , H01L29/6656 , H01L29/66795 , H01L29/785 , H01L29/7851
Abstract: A method of forming a gate structure for a semiconductor device that includes forming first spacers on the sidewalls of replacement gate structures that are present on a fin structure, wherein an upper surface of the first spacers is offset from an upper surface of the replacement gate structure, and forming at least second spacers on the first spacers and the exposed surfaces of the replacement gate structure. The method may further include substituting the replacement gate structure with a functional gate structure having a first width portion in a first space between adjacent first spacers, and a second width portion having a second width in a second space between adjacent second spacers, wherein the second width is greater than the first width.
-
公开(公告)号:US10586855B2
公开(公告)日:2020-03-10
申请号:US15961264
申请日:2018-04-24
Inventor: Hyun-Jin Cho , Tenko Yamashita , Hui Zang
IPC: H01L29/51 , H01L27/092 , H01L29/78 , H01L29/66 , H01L29/49 , H01L29/423 , H01L21/84 , H01L21/8238 , H01L21/02 , H01L21/28 , H01L27/12
Abstract: A method of forming a gate structure for a semiconductor device that includes forming first spacers on the sidewalls of replacement gate structures that are present on a fin structure, wherein an upper surface of the first spacers is offset from an upper surface of the replacement gate structure, and forming at least second spacers on the first spacers and the exposed surfaces of the replacement gate structure. The method may further include substituting the replacement gate structure with a functional gate structure having a first width portion in a first space between adjacent first spacers, and a second width portion having a second width in a second space between adjacent second spacers, wherein the second width is greater than the first width.
-
公开(公告)号:US20160365450A1
公开(公告)日:2016-12-15
申请号:US15208121
申请日:2016-07-12
Inventor: Hyun-Jin Cho , Tenko Yamashita , Hui Zang
IPC: H01L29/78 , H01L29/66 , H01L21/02 , H01L21/8238 , H01L29/49 , H01L29/423 , H01L27/092
CPC classification number: H01L29/512 , H01L21/02532 , H01L21/0262 , H01L21/28088 , H01L21/823814 , H01L21/823821 , H01L21/823828 , H01L21/823842 , H01L21/823864 , H01L21/845 , H01L27/0922 , H01L27/0924 , H01L27/1211 , H01L29/42364 , H01L29/42376 , H01L29/4238 , H01L29/4958 , H01L29/4966 , H01L29/66545 , H01L29/6656 , H01L29/66795 , H01L29/785 , H01L29/7851
Abstract: A method of forming a gate structure for a semiconductor device that includes forming first spacers on the sidewalls of replacement gate structures that are present on a fin structure, wherein an upper surface of the first spacers is offset from an upper surface of the replacement gate structure, and forming at least second spacers on the first spacers and the exposed surfaces of the replacement gate structure. The method may further include substituting the replacement gate structure with a functional gate structure having a first width portion in a first space between adjacent first spacers, and a second width portion having a second width in a second space between adjacent second spacers, wherein the second width is greater than the first width.
-
公开(公告)号:US20160365346A1
公开(公告)日:2016-12-15
申请号:US14735984
申请日:2015-06-10
Inventor: Hyun-Jin Cho , Tenko Yamashita , Hui Zang
IPC: H01L27/092 , H01L29/423 , H01L29/49 , H01L29/78 , H01L29/66
CPC classification number: H01L29/512 , H01L21/02532 , H01L21/0262 , H01L21/28088 , H01L21/823814 , H01L21/823821 , H01L21/823828 , H01L21/823842 , H01L21/823864 , H01L21/845 , H01L27/0922 , H01L27/0924 , H01L27/1211 , H01L29/42364 , H01L29/42376 , H01L29/4238 , H01L29/4958 , H01L29/4966 , H01L29/66545 , H01L29/6656 , H01L29/66795 , H01L29/785 , H01L29/7851
Abstract: A method of forming a gate structure for a semiconductor device that includes forming first spacers on the sidewalls of replacement gate structures that are present on a fin structure, wherein an upper surface of the first spacers is offset from an upper surface of the replacement gate structure, and forming at least second spacers on the first spacers and the exposed surfaces of the replacement gate structure. The method may further include substituting the replacement gate structure with a functional gate structure having a first width portion in a first space between adjacent first spacers, and a second width portion having a second width in a second space between adjacent second spacers, wherein the second width is greater than the first width.
Abstract translation: 一种形成用于半导体器件的栅极结构的方法,包括在存在于鳍状结构上的置换栅极结构的侧壁上形成第一间隔物,其中第一间隔物的上表面偏离替换栅极结构的上表面 并且在所述第一间隔物和所述替换栅极结构的所述暴露表面上形成至少第二间隔物。 该方法还可以包括用相邻的第一间隔件之间的第一空间中具有第一宽度部分的功能栅极结构代替替换栅极结构,以及在相邻的第二间隔物之间的第二空间中具有第二宽度的第二宽度部分,其中第二 宽度大于第一宽度。
-
公开(公告)号:US20180240884A1
公开(公告)日:2018-08-23
申请号:US15961264
申请日:2018-04-24
Inventor: Hyun-Jin Cho , Tenko Yamashita , Hui Zang
IPC: H01L29/51 , H01L29/78 , H01L27/12 , H01L29/66 , H01L27/092 , H01L29/423 , H01L21/8238 , H01L29/49 , H01L21/02 , H01L21/28
CPC classification number: H01L29/512 , H01L21/02532 , H01L21/0262 , H01L21/28088 , H01L21/823814 , H01L21/823821 , H01L21/823828 , H01L21/823842 , H01L21/823864 , H01L21/845 , H01L27/0922 , H01L27/0924 , H01L27/1211 , H01L29/42364 , H01L29/42376 , H01L29/4238 , H01L29/4958 , H01L29/4966 , H01L29/66545 , H01L29/6656 , H01L29/66795 , H01L29/785 , H01L29/7851
Abstract: A method of forming a gate structure for a semiconductor device that includes forming first spacers on the sidewalls of replacement gate structures that are present on a fin structure, wherein an upper surface of the first spacers is offset from an upper surface of the replacement gate structure, and forming at least second spacers on the first spacers and the exposed surfaces of the replacement gate structure. The method may further include substituting the replacement gate structure with a functional gate structure having a first width portion in a first space between adjacent first spacers, and a second width portion having a second width in a second space between adjacent second spacers, wherein the second width is greater than the first width.
-
公开(公告)号:US10002940B2
公开(公告)日:2018-06-19
申请号:US15363563
申请日:2016-11-29
Inventor: Hyun-Jin Cho , Tenko Yamashita , Hui Zang
IPC: H01L29/51 , H01L27/092 , H01L29/78 , H01L29/66 , H01L29/49 , H01L29/423 , H01L21/8238 , H01L21/02 , H01L21/28 , H01L27/12
CPC classification number: H01L29/512 , H01L21/02532 , H01L21/0262 , H01L21/28088 , H01L21/823814 , H01L21/823821 , H01L21/823828 , H01L21/823842 , H01L21/823864 , H01L21/845 , H01L27/0922 , H01L27/0924 , H01L27/1211 , H01L29/42364 , H01L29/42376 , H01L29/4238 , H01L29/4958 , H01L29/4966 , H01L29/66545 , H01L29/6656 , H01L29/66795 , H01L29/785 , H01L29/7851
Abstract: A method of forming a gate structure for a semiconductor device that includes forming first spacers on the sidewalls of replacement gate structures that are present on a fin structure, wherein an upper surface of the first spacers is offset from an upper surface of the replacement gate structure, and forming at least second spacers on the first spacers and the exposed surfaces of the replacement gate structure. The method may further include substituting the replacement gate structure with a functional gate structure having a first width portion in a first space between adjacent first spacers, and a second width portion having a second width in a second space between adjacent second spacers, wherein the second width is greater than the first width.
-
-
-
-
-
-
-
-
-