Embedded bridge substrate having an integral device

    公开(公告)号:US11133256B2

    公开(公告)日:2021-09-28

    申请号:US16446920

    申请日:2019-06-20

    Abstract: Microelectronic assemblies, related devices, and methods are disclosed herein. In some embodiments, a microelectronic assembly may include a package substrate; a bridge, embedded in the package substrate, wherein the bridge includes an integral passive component, and wherein a surface of the bridge include first contacts in a first interconnect area and second contacts in a second interconnect area; a first die coupled to the passive component via the first contacts in the first interconnect area; and a second die coupled to the second contacts in the second interconnect area.

    Shield to protect vias from electromagnetic interference

    公开(公告)号:US11380623B2

    公开(公告)日:2022-07-05

    申请号:US15939162

    申请日:2018-03-28

    Abstract: Embodiments herein relate to a package having a substrate with a core layer with a plurality of conductors coupling a first side of the core layer with a second side of the core layer, and a shield within the core layer that separates a first conductor of the plurality of conductors from a second conductor of the plurality of conductors where the shield is to reduce electromagnetic interference received by the second conductor that is generated by the first conductor. Embodiments may also be related to a package having a substrate with a through hole via through the substrate, where an EMI protective material is applied to a surface of the substrate that forms the via to shield an inner portion of the via.

    EMBEDDED BRIDGE SUBSTRATE HAVING AN INTEGRAL DEVICE

    公开(公告)号:US20190304915A1

    公开(公告)日:2019-10-03

    申请号:US16446920

    申请日:2019-06-20

    Abstract: Microelectronic assemblies, related devices, and methods are disclosed herein. In some embodiments, a microelectronic assembly may include a package substrate; a bridge, embedded in the package substrate, wherein the bridge includes an integral passive component, and wherein a surface of the bridge include first contacts in a first interconnect area and second contacts in a second interconnect area; a first die coupled to the passive component via the first contacts in the first interconnect area; and a second die coupled to the second contacts in the second interconnect area.

    Magnetic sensing scheme for voltage regulator circuit

    公开(公告)号:US11502603B2

    公开(公告)日:2022-11-15

    申请号:US16452322

    申请日:2019-06-25

    Abstract: Various embodiments provide a magnetic sensing scheme for a voltage regulator circuit. The voltage regulator circuit may include a first inductor (also referred to as an output inductor) coupled between a drive circuit and an output node. The voltage regulator circuit may further include a second inductor (also referred to as a sense inductor) having a first terminal coupled to the first inductor at a tap point between terminals of the first inductor. The second inductor may provide a sense voltage at a second terminal of the second inductor. A control circuit may control a state of the voltage regulator circuit based on the sense voltage to provide a regulated output voltage at the output node. Other embodiments may be described and claimed.

    PACKAGE EDGE MOUNTED FRAME STRUCTURES
    7.
    发明申请

    公开(公告)号:US20200098674A1

    公开(公告)日:2020-03-26

    申请号:US16142249

    申请日:2018-09-26

    Abstract: Embodiments may relate to a semiconductor package. A conductive frame may be coupled with the semiconductor package. The conductive frame may include a first portion, a second portion, and a third portion positioned between the first portion and the second portion. The first portion may be coupled with the first side of the semiconductor package. The second portion may be coupled with the second side of the semiconductor package. The third portion may be coupled with the sidewall of the semiconductor package. Other embodiments may be described or claimed.

    EMBEDDED BRIDGE SUBSTRATE HAVING AN INTEGRAL DEVICE

    公开(公告)号:US20210335712A1

    公开(公告)日:2021-10-28

    申请号:US17371293

    申请日:2021-07-09

    Abstract: Microelectronic assemblies, related devices, and methods are disclosed herein. In some embodiments, a microelectronic assembly may include a package substrate; a bridge, embedded in the package substrate, wherein the bridge includes an integral passive component, and wherein a surface of the bridge include first contacts in a first interconnect area and second contacts in a second interconnect area; a first die coupled to the passive component via the first contacts in the first interconnect area; and a second die coupled to the second contacts in the second interconnect area.

    PER CHIPLET THERMAL CONTROL IN A DISAGGREGATED MULTI-CHIPLET SYSTEM

    公开(公告)号:US20190384367A1

    公开(公告)日:2019-12-19

    申请号:US16551523

    申请日:2019-08-26

    Abstract: Particular embodiments described herein provide for an electronic device that can be configured to include a plurality of chiplets, a plurality of resources, a system thermal engine, and at least one processor. The at least one processor is configured to cause the system thermal engine to monitor the plurality of chiplets, where the plurality of chiplets are part of a multi-chip module, determine that a first chiplet from the plurality of chiplets has reached a threshold temperature, and reduce power to the first chiplet without reducing power to the other chiplets in the plurality of chiplets.

Patent Agency Ranking