Integration scheme for multiple metal gate work function structures
    1.
    发明授权
    Integration scheme for multiple metal gate work function structures 失效
    多金属门功能结构的集成方案

    公开(公告)号:US07732872B2

    公开(公告)日:2010-06-08

    申请号:US11924053

    申请日:2007-10-25

    IPC分类号: H01L27/088

    摘要: A metal gate stack containing a metal layer having a mid-band-gap work function is formed on a high-k gate dielectric layer. A threshold voltage adjustment oxide layer is formed over a portion of the high-k gate dielectric layer to provide devices having a work function near a first band gap edge, while another portion of the high-k dielectric layer remains free of the threshold voltage adjustment oxide layer. A gate stack containing a semiconductor oxide based gate dielectric and a doped polycrystalline semiconductor material may also be formed to provide a gate stack having a yet another work function located near a second band gap edge which is the opposite of the first band gap edge. A dense circuit containing transistors of p-type and n-type with the mid-band-gap work function are formed in the region containing the threshold voltage adjustment oxide layer.

    摘要翻译: 在高k栅极电介质层上形成包含具有中带隙功函数的金属层的金属栅极堆叠。 在高k栅介质层的一部分上形成阈值电压调整氧化物层,以提供在第一带隙边缘附近具有功函数的器件,而高k电介质层的另一部分保持没有阈值电压调整 氧化层。 还可以形成包含半导体氧化物基栅极电介质和掺杂多晶半导体材料的栅极堆叠,以提供具有位于与第一带隙边缘相反的第二带隙边缘附近的又一功能功能的栅极堆叠。 在包含阈值电压调整氧化物层的区域中形成包含具有中带功函数的p型和n型晶体管的密集电路。

    Forming SOI trench memory with single-sided buried strap
    2.
    发明授权
    Forming SOI trench memory with single-sided buried strap 失效
    形成具有单面埋地带的SOI沟槽存储器

    公开(公告)号:US07776706B2

    公开(公告)日:2010-08-17

    申请号:US12169727

    申请日:2008-07-09

    IPC分类号: H01L21/8234

    CPC分类号: H01L27/10867 H01L27/0207

    摘要: A method of forming a trench memory cell includes forming a trench capacitor within a substrate material, the trench capacitor including a node dielectric layer formed within a trench and a conductive capacitor electrode material formed within the trench in contact with the node dielectric layer; forming a strap mask so as cover one side of the trench and removing one or more materials from an uncovered opposite side of the trench; and forming a conductive buried strap material within the trench; wherein the strap mask is patterned in a manner such that a single-sided buried strap is defined within the trench, the single-sided buried strap configured in a manner such that the deep trench capacitor is electrically accessible at only one side of the trench.

    摘要翻译: 形成沟槽存储单元的方法包括在衬底材料内形成沟槽电容器,所述沟槽电容器包括形成在沟槽内的节点电介质层和形成在所述沟槽内与所述节点电介质层接触的导电电容器电极材料; 形成带状掩模,以覆盖沟槽的一侧,并从沟槽的未覆盖的相对侧移除一种或多种材料; 以及在所述沟槽内形成导电掩埋带材料; 其中所述带掩模被图案化,使得在所述沟槽内限定单面掩埋带,所述单侧埋入带以使得所述深沟槽电容器仅在所述沟槽的一侧电可访问的方式构造。

    Method of multi-port memory fabrication with parallel connected trench capacitors in a cell
    3.
    发明申请
    Method of multi-port memory fabrication with parallel connected trench capacitors in a cell 失效
    在单元中并联连接沟槽电容器的多端口存储器制造方法

    公开(公告)号:US20090176339A1

    公开(公告)日:2009-07-09

    申请号:US12316748

    申请日:2008-12-16

    IPC分类号: H01L21/8242

    摘要: A method is provided for fabricating a multi-port memory in which a plurality of parallel connected capacitors are in a cell. A plurality of trench capacitors are formed which have capacitor dielectric layers extending along walls of the plurality of trenches, the plurality of trench capacitors having first capacitor plates and second capacitor plates opposite the capacitor dielectric layers from the first capacitor plates. The first capacitor plates are conductively tied together and the second capacitor plates are conductively tied together. In this way, the first capacitor plates are adapted to receive a same variable voltage and the second capacitor plates are adapted to receive a same fixed voltage.

    摘要翻译: 提供了一种用于制造其中多个并联电容器在单元中的多端口存储器的方法。 形成多个沟槽电容器,其具有沿多个沟槽的壁延伸的电容器电介质层,所述多个沟槽电容器具有第一电容器板和与第一电容器板相对的电容器电介质层的第二电容器板。 第一电容器板导电地连接在一起,并且第二电容器板被导电地连接在一起。 以这种方式,第一电容器板适于接收相同的可变电压,并且第二电容器板适于接收相同的固定电压。

    MULTIPLE PORT MEMORY HAVING A PLURALITY OF PARALLEL CONNECTED TRENCH CAPACITORS IN A CELL
    4.
    发明申请
    MULTIPLE PORT MEMORY HAVING A PLURALITY OF PARALLEL CONNECTED TRENCH CAPACITORS IN A CELL 失效
    具有多个并联连接的电容器的多端口存储器

    公开(公告)号:US20070189057A1

    公开(公告)日:2007-08-16

    申请号:US11306749

    申请日:2006-01-10

    IPC分类号: G11C11/24

    摘要: An integrated circuit is provided which includes a memory having multiple ports per memory cell for accessing a data bit within each of a plurality of the memory cells. Such memory includes an array of memory cells in which each memory cell includes a plurality of capacitors connected together as a unitary source of capacitance. A first access transistor is coupled between a first one of the plurality of capacitors and a first bitline and a second access transistor is coupled between a second one of the plurality of capacitors and a second bitline. In each memory cell, a gate of the first access transistor is connected to a first wordline and a gate of the second access transistor is connected to a second wordline.

    摘要翻译: 提供一种集成电路,其包括每个存储器单元具有多个端口的存储器,用于访问多个存储器单元中的每一个内的数据位。 这种存储器包括存储单元的阵列,其中每个存储单元包括连接在一起作为整体电容源的多个电容器。 第一存取晶体管耦合在多个电容器中的第一电容器和第一位线之间,第二存取晶体管耦合在多个电容器中的第二电容器和第二位线之间。 在每个存储单元中,第一存取晶体管的栅极连接到第一字线,第二存取晶体管的栅极连接到第二字线。

    Offset vertical device
    5.
    发明授权
    Offset vertical device 失效
    偏移垂直装置

    公开(公告)号:US07247905B2

    公开(公告)日:2007-07-24

    申请号:US10813352

    申请日:2004-03-30

    IPC分类号: H01L27/108

    摘要: The present invention includes a method for forming a memory array and the memory array produced therefrom. Specifically, the memory array includes at least one first-type memory device, each of the at least one first-type memory device comprising a first transistor and a first underlying capacitor that are in electrical contact to each other through a first buried strap, where the first buried strap positioned on a first collar region; and at least one second-type memory cell, where each of the at least are second-type memory device comprises a second transistor and a second underlying capacitor that are in electrical contact through an offset buried strap, where the offset buried strap is positioned on a second collar region, wherein the second collar region has a length equal to the first collar region.

    摘要翻译: 本发明包括一种用于形成存储器阵列的方法和由其制成的存储器阵列。 具体而言,存储器阵列包括至少一个第一型存储器件,至少一个第一型存储器件中的每一个包括通过第一掩埋带彼此电接触的第一晶体管和第一底层电容器,其中 位于第一环区的第一掩埋带; 以及至少一个第二类型存储单元,其中至少第二类型存储器件中的每一个包括第二晶体管和第二底层电容器,所述第二晶体管和第二底层电容器通过偏移掩埋带电接触,其中所述偏移掩埋带位于 第二衣领区域,其中第二衣领区域具有等于第一衣领区域的长度。

    DUAL PORT GAIN CELL WITH SIDE AND TOP GATED READ TRANSISTOR
    6.
    发明申请
    DUAL PORT GAIN CELL WITH SIDE AND TOP GATED READ TRANSISTOR 有权
    双端口增益单元与侧面和顶部读取晶体管

    公开(公告)号:US20070047293A1

    公开(公告)日:2007-03-01

    申请号:US11161962

    申请日:2005-08-24

    IPC分类号: G11C11/24

    摘要: A DRAM memory cell and process sequence for fabricating a dense (20 or 18 square) layout is fabricated with silicon-on-insulator (SOI) CMOS technology. Specifically, the present invention provides a dense, high-performance SRAM cell replacement that is compatible with existing SOI CMOS technologies. Various gain cell layouts are known in the art. The present invention improves on the state of the art by providing a dense layout that is fabricated with SOI CMOS. In general terms, the memory cell includes a first transistor provided with a gate, a source, and a drain respectively; a second transistor having a first gate, a second gate, a source, and a drain respectively; and a capacitor having a first terminal, wherein the first terminal of said capacitor and the second gate of said second transistor comprise a single entity.

    摘要翻译: 使用绝缘体上硅(SOI)CMOS技术制造用于制造致密(20或18平方)布局的DRAM存储单元和工艺顺序。 具体地,本发明提供了与现有SOI CMOS技术兼容的致密的高性能SRAM单元替换。 各种增益单元布局在本领域中是已知的。 本发明通过提供利用SOI CMOS制造的致密布局来改善现有技术的状态。 通常,存储单元包括分别设置有栅极,源极和漏极的第一晶体管; 分别具有第一栅极,第二栅极,源极和漏极的第二晶体管; 以及具有第一端子的电容器,其中所述电容器的第一端子和所述第二晶体管的第二栅极包括单个实体。

    DUAL PORT GAIN CELL WITH SIDE AND TOP GATED READ TRANSISTOR
    7.
    发明申请
    DUAL PORT GAIN CELL WITH SIDE AND TOP GATED READ TRANSISTOR 失效
    双端口增益单元与侧面和顶部读取晶体管

    公开(公告)号:US20090047756A1

    公开(公告)日:2009-02-19

    申请号:US12254960

    申请日:2008-10-21

    IPC分类号: H01L21/84 H01L21/8242

    摘要: A DRAM memory cell and process sequence for fabricating a dense (20 or 18 square) layout is fabricated with silicon-on-insulator (SOI) CMOS technology. Specifically, the present invention provides a dense, high-performance SRAM cell replacement that is compatible with existing SOI CMOS technologies. Various gain cell layouts are known in the art. The present invention improves on the state of the art by providing a dense layout that is fabricated with SOI CMOS. In general terms, the memory cell includes a first transistor provided with a gate, a source, and a drain respectively; a second transistor having a first gate, a second gate, a source, and a drain respectively; and a capacitor having a first terminal, wherein the first terminal of said capacitor and the second gate of said second transistor comprise a single entity.

    摘要翻译: 使用绝缘体上硅(SOI)CMOS技术制造用于制造致密(20或18平方)布局的DRAM存储单元和工艺顺序。 具体地,本发明提供了与现有SOI CMOS技术兼容的致密的高性能SRAM单元替换。 各种增益单元布局在本领域中是已知的。 本发明通过提供利用SOI CMOS制造的致密布局来改善现有技术的状态。 通常,存储单元包括分别设置有栅极,源极和漏极的第一晶体管; 分别具有第一栅极,第二栅极,源极和漏极的第二晶体管; 以及具有第一端子的电容器,其中所述电容器的第一端子和所述第二晶体管的第二栅极包括单个实体。

    Dual port gain cell with side and top gated read transistor
    8.
    发明授权
    Dual port gain cell with side and top gated read transistor 有权
    双端口增益单元,具有侧和顶栅控读取晶体管

    公开(公告)号:US07459743B2

    公开(公告)日:2008-12-02

    申请号:US11161962

    申请日:2005-08-24

    摘要: A DRAM memory cell and process sequence for fabricating a dense (20 or 18 square) layout is fabricated with silicon-on-insulator (SOI) CMOS technology. Specifically, the present invention provides a dense, high-performance SRAM cell replacement that is compatible with existing SOI CMOS technologies. Various gain cell layouts are known in the art. The present invention improves on the state of the art by providing a dense layout that is fabricated with SOI CMOS. In general terms, the memory cell includes a first transistor provided with a gate, a source, and a drain respectively; a second transistor having a first gate, a second gate, a source, and a drain respectively; and a capacitor having a first terminal, wherein the first terminal of said capacitor and the second gate of said second transistor comprise a single entity.

    摘要翻译: 使用绝缘体上硅(SOI)CMOS技术制造用于制造致密(20或18平方)布局的DRAM存储单元和工艺顺序。 具体地,本发明提供了与现有SOI CMOS技术兼容的致密的高性能SRAM单元替换。 各种增益单元布局在本领域中是已知的。 本发明通过提供利用SOI CMOS制造的致密布局来改善现有技术的状态。 通常,存储单元包括分别设置有栅极,源极和漏极的第一晶体管; 分别具有第一栅极,第二栅极,源极和漏极的第二晶体管; 以及具有第一端子的电容器,其中所述电容器的第一端子和所述第二晶体管的第二栅极包括单个实体。

    Dual port gain cell with side and top gated read transistor
    9.
    发明授权
    Dual port gain cell with side and top gated read transistor 失效
    双端口增益单元,具有侧和顶栅控读取晶体管

    公开(公告)号:US07790530B2

    公开(公告)日:2010-09-07

    申请号:US12254960

    申请日:2008-10-21

    IPC分类号: H01L21/00

    摘要: A DRAM memory cell and process sequence for fabricating a dense (20 or 18 square) layout is fabricated with silicon-on-insulator (SOI) CMOS technology. Specifically, the present invention provides a dense, high-performance SRAM cell replacement that is compatible with existing SOI CMOS technologies. Various gain cell layouts are known in the art. The present invention improves on the state of the art by providing a dense layout that is fabricated with SOI CMOS. In general terms, the memory cell includes a first transistor provided with a gate, a source, and a drain respectively; a second transistor having a first gate, a second gate, a source, and a drain respectively; and a capacitor having a first terminal, wherein the first terminal of said capacitor and the second gate of said second transistor comprise a single entity.

    摘要翻译: 使用绝缘体上硅(SOI)CMOS技术制造用于制造致密(20或18平方)布局的DRAM存储单元和工艺顺序。 具体地,本发明提供了与现有SOI CMOS技术兼容的致密的高性能SRAM单元替换。 各种增益单元布局在本领域中是已知的。 本发明通过提供利用SOI CMOS制造的致密布局来改善现有技术的状态。 通常,存储单元包括分别设置有栅极,源极和漏极的第一晶体管; 分别具有第一栅极,第二栅极,源极和漏极的第二晶体管; 以及具有第一端子的电容器,其中所述电容器的第一端子和所述第二晶体管的第二栅极包括单个实体。

    Structure and method for forming SOI trench memory with single-sided strap
    10.
    发明授权
    Structure and method for forming SOI trench memory with single-sided strap 失效
    用单面带形成SOI沟槽存储器的结构和方法

    公开(公告)号:US07439149B1

    公开(公告)日:2008-10-21

    申请号:US11861704

    申请日:2007-09-26

    IPC分类号: H01L21/20

    CPC分类号: H01L27/10867 H01L27/0207

    摘要: A method of forming a trench memory cell includes forming a trench capacitor within a substrate material, the trench capacitor including a node dielectric layer formed within a trench and a conductive capacitor electrode material formed within the trench in contact with the node dielectric layer; forming a strap mask so as cover one side of the trench and removing one or more materials from an uncovered opposite side of the trench; and forming a conductive buried strap material within the trench; wherein the strap mask is patterned in a manner such that a single-sided buried strap is defined within the trench, the single-sided buried strap configured in a manner such that the deep trench capacitor is electrically accessible at only one side of the trench.

    摘要翻译: 形成沟槽存储单元的方法包括在衬底材料内形成沟槽电容器,所述沟槽电容器包括形成在沟槽内的节点电介质层和形成在所述沟槽内与所述节点电介质层接触的导电电容器电极材料; 形成带状掩模,以覆盖沟槽的一侧,并从沟槽的未覆盖的相对侧移除一种或多种材料; 以及在所述沟槽内形成导电掩埋带材料; 其中所述带掩模被图案化,使得在所述沟槽内限定单面掩埋带,所述单侧埋入带以使得所述深沟槽电容器仅在所述沟槽的一侧电可访问的方式构造。