Semiconductor memory having transistors connected in series
    1.
    发明授权
    Semiconductor memory having transistors connected in series 有权
    具有串联连接的晶体管的半导体存储器

    公开(公告)号:US06411548B1

    公开(公告)日:2002-06-25

    申请号:US09615803

    申请日:2000-07-13

    IPC分类号: G11C1604

    摘要: A memory cell array is comprised of plural cell units. Each cell unit is connected between a bit line and a source line. Each cell unit is comprised of plural series-connected MFSFETs having substantially the same structure. Of the plural MFSFETs, one MFSFET nearest to the bit line and one MFSFET nearest to the source line are used as select gate transistors. The MFSFETs other than the MFSFETs used as the select gate transistors are used as memory cells. Data is stored in each memory cell as the polarization state of the ferroelectric film of the MFSFET.

    摘要翻译: 存储单元阵列由多个单元单元构成。 每个单元单元连接在位线和源极线之间。 每个单元单元由具有基本上相同结构的多个串联连接的MFSFET组成。 在多个MFSFET中,最靠近位线的一个MFSFET和最靠近源极线的一个MFSFET被用作选择栅极晶体管。 用作选择栅极晶体管的MFSFET以外的MFSFET用作存储单元。 数据存储在每个存储单元中作为MFSFET的铁电膜的偏振状态。

    Semiconductor memory device
    2.
    发明授权
    Semiconductor memory device 有权
    半导体存储器件

    公开(公告)号:US08395922B2

    公开(公告)日:2013-03-12

    申请号:US13035134

    申请日:2011-02-25

    IPC分类号: G11C5/06

    摘要: According to one embodiment, a semiconductor memory device includes a memory cell array, a first sense amplifier circuit, and a second sense amplifier circuit. The memory cell array includes a plurality of first memory cell units, a plurality of second memory cell units, a plurality of first interconnects, and a plurality of second interconnects. The first sense amplifier circuit is connected to the plurality of first interconnects. The second sense amplifier circuit is connected to the plurality of second interconnects. Heights of upper surfaces of interconnects are equal. At least one of a width of each of the plurality of second interconnects along a second direction perpendicular to the first direction and a thickness of each of the plurality of second interconnects along a third direction perpendicular to the first direction and the second direction is set smaller than each of the plurality of first interconnects, and the first sense amplifier circuit and the second sense amplifier circuit are disposed to face each other across the memory cell array.

    摘要翻译: 根据一个实施例,半导体存储器件包括存储单元阵列,第一读出放大器电路和第二读出放大器电路。 存储单元阵列包括多个第一存储单元单元,多个第二存储单元单元,多个第一互连和多个第二互连。 第一读出放大器电路连接到多个第一互连。 第二读出放大器电路连接到多个第二互连。 互连上表面的高度相等。 沿着与第一方向垂直的第二方向的多个第二互连件的每一个的宽度中的至少一个以及沿着垂直于第一方向和第二方向的第三方向的多个第二互连件中的每一个的厚度被设置得较小 并且第一读出放大器电路和第二读出放大器电路被设置为跨越存储单元阵列彼此面对。

    Data memory system
    3.
    发明授权
    Data memory system 有权
    数据存储系统

    公开(公告)号:US08327229B2

    公开(公告)日:2012-12-04

    申请号:US12818709

    申请日:2010-06-18

    申请人: Mitsuhiro Noguchi

    发明人: Mitsuhiro Noguchi

    IPC分类号: G11C29/00

    摘要: A data memory system is provided which includes a nonvolatile memory cell array, an error correction code generation circuit, an error correction code decoding circuit, and a first circuit. The nonvolatile memory cell array includes a plurality of memory cells which store digital data each having at least a value of “1” or “0” as a charge of a charge accumulation layer included in each memory cell, and use a difference between charges of the accumulation layer as a writing bit or an erasing bit. The nonvolatile memory cell array erases memory cells in units of pages, each page being formed of adjacent memory cells included in the plurality of memory cells.

    摘要翻译: 提供一种包括非易失性存储单元阵列,纠错码产生电路,纠错码解码电路和第一电路的数据存储系统。 非易失性存储单元阵列包括多个存储单元,其存储每个具有至少1或0值的数字数据作为每个存储单元中包含的电荷累积层的电荷,并且使用积累层的电荷之间的差作为 写位或擦除位。 非易失性存储单元阵列以页为单位擦除存储单元,每页由包含在多个存储单元中的相邻存储单元形成。

    Data memory system
    4.
    发明授权
    Data memory system 有权
    数据存储系统

    公开(公告)号:US08185802B2

    公开(公告)日:2012-05-22

    申请号:US12369889

    申请日:2009-02-12

    申请人: Mitsuhiro Noguchi

    发明人: Mitsuhiro Noguchi

    IPC分类号: G11C29/00

    摘要: A data memory system includes a nonvolatile memory cell array which includes a plurality of memory cells, a page adjacently formed by the plurality of memory cells being collectively erased in the nonvolatile memory cell, at least binary pieces of digital data of “1” and “0” being stored as charges of a charge accumulation layer in the memory cell, a programming bit and an erasing bit being formed by a difference between the charges of the charge accumulation layer. And the system includes an error correcting code generation circuit, an error correcting code decoding circuit, and a code conversion circuit.

    摘要翻译: 一种数据存储器系统包括:非易失性存储单元阵列,其包括多个存储单元,由所述多个存储器单元相邻形成的页面在所述非易失性存储单元中被共同擦除;至少二进制数字数据“1”和“ 0“作为电荷累积层的电荷存储在存储单元中,由电荷累积层的电荷之间的差异形成的编程位和擦除位。 该系统包括纠错码产生电路,纠错码解码电路和代码转换电路。

    NONVOLATILE SEMICONDUCTOR MEMORY DEVICE
    5.
    发明申请
    NONVOLATILE SEMICONDUCTOR MEMORY DEVICE 审中-公开
    非易失性半导体存储器件

    公开(公告)号:US20120037973A1

    公开(公告)日:2012-02-16

    申请号:US13281083

    申请日:2011-10-25

    IPC分类号: H01L29/788 H01L29/792

    摘要: A memory cell includes a floating gate electrode, a first inter-electrode insulating film and a control gate electrode. A peripheral transistor includes a lower electrode, a second inter-electrode insulating film and an upper electrode. The lower electrode and the upper electrode are electrically connected via an opening provided on the second inter-electrode insulating film. The first and second inter-electrode insulating films include a high-permittivity material, the first inter-electrode insulating film has a first structure, and the second inter-electrode insulating film has a second structure different from the first structure.

    摘要翻译: 存储单元包括浮置栅电极,第一电极间绝缘膜和控制栅电极。 外围晶体管包括下电极,第二电极间绝缘膜和上电极。 下电极和上电极通过设置在第二电极间绝缘膜上的开口电连接。 第一和第二电极间绝缘膜包括高电容率材料,第一电极间绝缘膜具有第一结构,第二电极间绝缘膜具有与第一结构不同的第二结构。

    SEMICONDUCTOR DEVICE INCLUDING MEMORY CELL HAVING CHARGE ACCUMULATION LAYER
    6.
    发明申请
    SEMICONDUCTOR DEVICE INCLUDING MEMORY CELL HAVING CHARGE ACCUMULATION LAYER 有权
    半导体器件包括具有电荷积累层的存储单元

    公开(公告)号:US20120012909A1

    公开(公告)日:2012-01-19

    申请号:US13241965

    申请日:2011-09-23

    IPC分类号: H01L27/115

    摘要: A semiconductor device includes MOS transistors, capacitor elements, a voltage generating circuit, a contact plug, and a memory cell. The MOS transistor and the capacitor element are formed on a first one of the element regions and a second one of the element regions, respectively. In the voltage generating circuit, current paths of the MOS transistors are series-connected and the capacitor elements are connected to the source or drain of the MOS transistors. The contact plug is formed on the source or the drain to connect the MOS transistors or one of the MOS transistors and one of the capacitor elements. A distance between the gate and the contact plug both for a first one of the MOS transistors located in the final stage in the series connection is larger than that for a second one of the MOS transistors located in the initial stage in the series connection.

    摘要翻译: 半导体器件包括MOS晶体管,电容器元件,电压产生电路,接触插头和存储单元。 MOS晶体管和电容器元件分别形成在第一元件区域和第二元件区域中。 在电压产生电路中,MOS晶体管的电流路径串联连接,并且电容器元件连接到MOS晶体管的源极或漏极。 接触插塞形成在源极或漏极上,以连接MOS晶体管或MOS晶体管之一以及电容器元件之一。 位于串联连接的最后级的MOS晶体管的栅极和接触插塞之间的距离大于串联连接中位于初始阶段的第二个MOS晶体管的距离。

    Semiconductor device including memory cell having charge accumulation layer
    7.
    发明授权
    Semiconductor device including memory cell having charge accumulation layer 有权
    包括具有电荷累积层的存储单元的半导体器件

    公开(公告)号:US08049259B2

    公开(公告)日:2011-11-01

    申请号:US12966115

    申请日:2010-12-13

    摘要: A semiconductor device includes MOS transistors, capacitor elements, a voltage generating circuit, a contact plug, and a memory cell. The MOS transistor and the capacitor element are formed on a first one of the element regions and a second one of the element regions, respectively. In the voltage generating circuit, current paths of the MOS transistors are series-connected and the capacitor elements are connected to the source or drain of the MOS transistors. The contact plug is formed on the source or the drain to connect the MOS transistors or one of the MOS transistors and one of the capacitor elements. A distance between the gate and the contact plug both for a first one of the MOS transistors located in the final stage in the series connection is larger than that for a second one of the MOS transistors located in the initial stage in the series connection.

    摘要翻译: 半导体器件包括MOS晶体管,电容器元件,电压产生电路,接触插头和存储单元。 MOS晶体管和电容器元件分别形成在第一元件区域和第二元件区域中。 在电压产生电路中,MOS晶体管的电流路径串联连接,并且电容器元件连接到MOS晶体管的源极或漏极。 接触插塞形成在源极或漏极上,以连接MOS晶体管或MOS晶体管之一以及电容器元件中的一个。 位于串联连接的最后级的MOS晶体管的栅极和接触插塞之间的距离大于串联连接中位于初始阶段的第二个MOS晶体管的距离。

    Nonvolatile semiconductor memory device with twin-well
    9.
    发明授权
    Nonvolatile semiconductor memory device with twin-well 有权
    具有双阱的非易失性半导体存储器件

    公开(公告)号:US08008703B2

    公开(公告)日:2011-08-30

    申请号:US12175201

    申请日:2008-07-17

    IPC分类号: H01L29/788

    摘要: A nonvolatile semiconductor memory device includes a first well of a first conductivity type, which is formed in a semiconductor substrate of the first conductivity type, a plurality of memory cell transistors that are formed in the first well, a second well of a second conductivity type, which includes a first part that surrounds a side region of the first well and a second part that surrounds a lower region of the first well, and electrically isolates the first well from the semiconductor substrate, and a third well of the second conductivity type, which is formed in the semiconductor substrate. The third well has a less depth than the second part of the second well.

    摘要翻译: 非易失性半导体存储器件包括形成在第一导电类型的半导体衬底中的第一导电类型的第一阱,形成在第一阱中的多个存储单元晶体管,第二导电类型的第二阱 ,其包括围绕第一阱的侧部区域的第一部分和围绕第一阱的下部区域的第二部分,并且将第一阱与半导体衬底以及第二导电类型的第三阱电隔离, 其形成在半导体衬底中。 第三井具有比第二井的第二部分更少的深度。

    Method of manufacturing a semiconductor integrated circuit device
    10.
    发明授权
    Method of manufacturing a semiconductor integrated circuit device 有权
    制造半导体集成电路器件的方法

    公开(公告)号:US07985678B2

    公开(公告)日:2011-07-26

    申请号:US12896933

    申请日:2010-10-04

    IPC分类号: H01L21/44

    CPC分类号: H01L27/1104 H01L27/11

    摘要: In forming five trenches buried with an intermediate conductive layer for connecting transfer MISFETs and driving MISFETs with vertical MISFETs formed thereover, in which the second and third trenches, and the first, fourth, and fifth trenches are formed separately by twice etching using first and second photoresist films as a mask. Since all the trenches can be formed at a good accuracy even in a case where the shortest distance between the first trench and the second or third trench, and the shortest distance between the second or third trench and the fourth trench is smaller than the resolution limit for the exposure light, the distance between each of the five trenches arranged in one identical memory cell can be reduced to be smaller than resolution limit for the exposure light.

    摘要翻译: 在形成五个埋入中间导电层的沟槽中,用于连接转移MISFET和驱动MISFET与其上形成的垂直MISFET,其中第二和第三沟槽以及第一,第四和第五沟槽分别通过使用第一和第二 光刻胶膜作为掩模。 由于即使在第一沟槽和第二或第三沟槽之间的最短距离以及第二沟槽和第三沟槽与第四沟槽之间的最短距离小于分辨率极限的情况下,也可以以高精度形成所有沟槽 对于曝光光,布置在一个相同存储单元中的五个沟槽中的每一个之间的距离可以减小到小于曝光光的分辨率极限。