摘要:
A memory chip and method for operating the same are provided. The memory chip includes a number of pads. The method includes inputting a number of first test signals to the pads respectively, wherein the first test signals corresponding to two physically-adjacent pads are complementary; inputting a number of second test signals, respectively successive to the first test signals, to the pads, wherein the first test signal and the second test signal corresponding to each of the pads are complementary; and outputting expected data from the memory chip if the first test signals and the second test signals are successfully received by the memory chip.
摘要:
A method for fabricating a semiconductor device is disclosed. A dummy gate feature is formed between two active gate features in an inter-layer dielectric (ILD) over a substrate. An isolation structure is in the substrate and the dummy gate feature is over the isolation structure. Source/drain (S/D) features are formed at edges of the active gate features in the substrate for forming transistor devices. The disclosed method provides an improved method for reducing parasitic capacitance among the transistor devices. In an embodiment, the improved formation method is achieved by introducing species into the dummy gate feature to increase the resistance of the dummy gate feature.
摘要:
An N-type organic thin film transistor, an ambipolar field-effect transistor, and methods of fabricating the same are disclosed. The N-type organic thin film transistor of the present invention comprises: a substrate; a gate electrode locating on the substrate; a gate-insulating layer covering the gate electrode, and the gate-insulating layer is made of silk protein; a buffering layer locating on the gate-insulating layer, and the buffering layer is made of pentacene; an N-type organic semiconductor layer locating on the buffering layer; and a source and a drain electrode, wherein the N-type organic semiconductor layer, the buffering layer, the source and the drain electrode are disposed over the gate dielectric layer.
摘要:
A heat sink assembly includes a fin module, heat pipes, and a pair of side plates. The fin module is composed of a plurality of fins and has a flat side formed with a trough and two recesses. Each of the heat pipes has an evaporation section. The evaporation sections are parallelly accommodated in the trough and in contact with each other. The side plates are separately fixed in the recesses and protrude from the flat side. The evaporation sections are formed with a flat surface coplanar with the side plates. By this arrangement, the thermal contact area between the heat pipes and a heat source is increased to thereby improve the heat-dissipating efficiency of the heat sink assembly.
摘要:
The present invention relates to a heat sink having juxtaposed heat pipes and a method for manufacturing the same. The heat sink includes a base, a plurality of heat pipes and a pair of side strips. The base has a surface on which an open trough and an insertion trough on both sides of the open trough are provided. Each heat pipe has an evaporating section. The evaporating sections are juxtaposed in the open trough and adhered to each other. Each evaporating section has a planar surface. The side strips are fixed into the insertion troughs and protrude from the surface of the base. The planar surface of each evaporating section and the outer surface of each side strip are coplanar. By this structure, the thermal contact surface between the heat pipes and electronic heat-generating sources is increased, so that the heat-dissipating efficiency of the heat sink is improved.
摘要:
A circuit board and a method for manufacturing the same are disclosed. The circuit board of the present invention comprises: a carrier board, wherein a first circuit layer is disposed on at least one surface of the carrier board, and the first circuit layer comprises plural conductive pads; a protein dielectric layer disposed on the surface of the carrier board and the first circuit layer, wherein the protein dielectric layer has plural openings to expose the conductive pads; and a second circuit layer disposed on a surface of the protein dielectric layer, wherein the second circuit layer comprises plural first conductive vias, and each first conductive via is correspondingly formed in the opening and electrically connects to the conductive pad.
摘要:
Provided is a method and structure for utilizing advance channel substrate materials in semiconductor manufacturing. Advanced channel substrate materials such as germanium and Group III-V channel substrate materials, are advantageously utilized. One or more capping films including at least a nitride layer are formed over the channel substrate prior to patterning, ion implantation and the subsequent stripping and wet cleaning operations. With the capping layers intact during these operations, attack of the channel substrate material is prevented and the protective films are easily removed subsequently. The films are dimensioned in conjunction with the ion implantation operation to enable the desired dopant profile and concentration to be formed in the channel substrate material.