Heterocyclic substituted isoxazolidines and their use as fungicides
    1.
    发明授权
    Heterocyclic substituted isoxazolidines and their use as fungicides 失效
    杂环取代的异恶唑烷并用作杀真菌剂

    公开(公告)号:US06313147B1

    公开(公告)日:2001-11-06

    申请号:US09520736

    申请日:2000-03-08

    IPC分类号: C07D41304

    摘要: Compounds with fungicidal properties having formula X is CH or nitrogen; R is (C1-C12)alkyl, halo(C1-C12)alkyl, (C2-C8)alkenyl, halo(C2-C8)alkenyl, (C2-C8)alkynyl, halo(C2-C8)alkynyl, (C1-C12)alkoxy(C1-C12)alkyl, (C3-C7)cycloalkyl, halo(C3-C7)cycloalkyl, (C3-C7)cycloalkyl(C1-C4)alkyl, aralkyl, aryloxy(C1-C4)alkyl or heterocyclic; R1 is aryl, heterocyclic or C(R6R7R8). R2 and R3 are each selected from hydrogen, (C1-C12)alkyl, halo(C1-C12)alkyl, (C1-C12)alkoxy, halo(C1-C12)alkoxy, (C3-C7)cycloalkyl, (C3-C7)cycloalkyl(C1-C4)alkyl, aryl, aralkyl, heterocyclic; cyano, and (C1-C4)alkoxycarbonyl; R4 and R5 are each selected from hydrogen, (C1-C12)alkyl, halo(C1-C12)alkyl, (C2-C8)alkenyl, halo(C2-C8)alkenyl, (C2-C8)alkynyl, halo(C2-C8)alkynyl, (C3-C7)cycloalkyl, halo(C3-C7)cycloalkyl, (C3-C7)cycloalkyl(C1-C4)alkyl, aryl, aryloxy(C1-C4)alkyl, aralkyl, heterocyclic, cyano, and (C1-C4)alkoxycarbonyl such that R4 and R5 are not both hydrogen; R6, R7, and R8 are each selected from hydrogen, (C1-C12)alkyl, (C2-C8)alkenyl, (C2-C8)alkynyl, (C1-C12)alkoxy(C1-C12)alkyl, (C3-C7)cycloalkyl, (C3-C7)cycloalkyl(C1-C4)alkyl, aryl, aralkyl, and heterocyclic(C1-C4)alkyl.

    摘要翻译: 具有式X的具有杀真菌性的化合物是CH或氮; (C 2 -C 8)烯基,(C 2 -C 8)烯基,(C 2 -C 8)炔基,卤代(C 2 -C 8)炔基,(C 1 -C 8) C 1 -C 4烷基,C 1 -C 4烷基,C 1 -C 4烷基,(C 1 -C 4)烷基,C 3 -C 7环烷基, R1是芳基,杂环或C(R6R7R8)。 R2和R3分别选自氢,(C1-C12)烷基,卤代(C1-C12)烷基,(C1-C12)烷氧基,卤代(C1-C12)烷氧基,(C3-C7)环烷基,(C3-C7) )环烷基(C 1 -C 4)烷基,芳基,芳烷基,杂环; 氰基和(C 1 -C 4)烷氧基羰基; R4和R5各自选自氢,(C1-C12)烷基,卤代(C1-C12)烷基,(C2-C8)烯基,卤代(C2-C8)烯基,(C2-C8)炔基, (C 3 -C 7)环烷基,(C 3 -C 7)环烷基,(C 3 -C 7)环烷基(C 1 -C 4)烷基,芳基,芳氧基(C 1 -C 4)

    Method and device for determining forwarding rule for data packet
    3.
    发明授权
    Method and device for determining forwarding rule for data packet 有权
    确定数据包转发规则的方法和装置

    公开(公告)号:US09197550B2

    公开(公告)日:2015-11-24

    申请号:US13513959

    申请日:2009-12-17

    摘要: A method and corresponding device for determining forwarding rule for data packet in Virtual Private LAN Service with Provider Backbone Bridge (PBB-VPLS) network are disclosed. In the method, a value in a backbone service instance identifier (I-SID) field of the received data packet is firstly examined, then a virtual split horizon group corresponding to the data packets is determined based on the I-SID value, wherein the virtual split horizon group defines a forwarding rule for the data packets between different pseudo wire ports of the PBB-VPLS network. With the dynamic split horizon group, the method dynamically adapts to different forwarding rules for multiple I-VPLS instances with different tree topologies, and is capable of supporting multiple I-VPLS instances with different root sites and tree topologies in one B-VPLS instance, thereby ensuring the stability of the backbone network and reducing the network operation cost.

    摘要翻译: 公开了一种用于确定具有提供商骨干桥(PBB-VPLS)网络的虚拟专用LAN服务中的数据分组的转发规则的方法和相应设备。 在该方法中,首先检查接收到的数据分组的骨干服务实例标识符(I-SID)字段中的值,然后基于I-SID值确定与数据分组对应的虚拟水平分割组,其中, 虚拟水平分割组为PBB-VPLS网络的不同伪线端口之间的数据包定义了转发规则。 利用动态水平分割组,该方法动态适应不同树拓扑的多个I-VPLS实例的不同转发规则,并且能够在一个B-VPLS实例中支持具有不同根站点和树形拓扑的多个I-VPLS实例, 从而确保骨干网的稳定性,降低网络运营成本。

    Address translation through an intermediate address space
    4.
    发明授权
    Address translation through an intermediate address space 有权
    通过中间地址空间进行地址转换

    公开(公告)号:US08966219B2

    公开(公告)日:2015-02-24

    申请号:US11928125

    申请日:2007-10-30

    IPC分类号: G06F12/10

    CPC分类号: G06F12/1063 G06F12/1072

    摘要: In a data processing system capable of concurrently executing multiple hardware threads of execution, an intermediate address translation unit in a processing unit translates an effective address for a memory access into an intermediate address. A cache memory is accessed utilizing the intermediate address. In response to a miss in cache memory, the intermediate address is translated into a real address by a real address translation unit that performs address translation for multiple hardware threads of execution. The system memory is accessed with the real address.

    摘要翻译: 在能够同时执行多个硬件执行线程的数据处理系统中,处理单元中的中间地址转换单元将存储器访问的有效地址转换为中间地址。 使用中间地址访问高速缓冲存储器。 响应于高速缓冲存储器中的缺失,中间地址被实现地址转换单元转换成实地址,该单元执行多个硬件执行线程的地址转换。 使用实际地址访问系统内存。

    Data processing system and method for reducing cache pollution by write stream memory access patterns
    5.
    发明授权
    Data processing system and method for reducing cache pollution by write stream memory access patterns 有权
    用于通过写入流存储器访问模式减少高速缓存污染的数据处理系统和方法

    公开(公告)号:US08909871B2

    公开(公告)日:2014-12-09

    申请号:US11462115

    申请日:2006-08-03

    IPC分类号: G06F12/02 G06F12/08

    CPC分类号: G06F12/0888

    摘要: A data processing system includes a system memory and a cache hierarchy that caches contents of the system memory. According to one method of data processing, a storage modifying operation having a cacheable target real memory address is received. A determination is made whether or not the storage modifying operation has an associated bypass indication. In response to determining that the storage modifying operation has an associated bypass indication, the cache hierarchy is bypassed, and an update indicated by the storage modifying operation is performed in the system memory. In response to determining that the storage modifying operation does not have an associated bypass indication, the update indicated by the storage modifying operation is performed in the cache hierarchy.

    摘要翻译: 数据处理系统包括缓存系统存储器的内容的系统存储器和高速缓存层级。 根据一种数据处理方法,接收具有可缓存目标实际存储器地址的存储修改操作。 确定存储修改操作是否具有相关的旁路指示。 响应于确定存储修改操作具有相关联的旁路指示,忽略高速缓存层级,并且在系统存储器中执行由存储修改操作指示的更新。 响应于确定存储修改操作没有相关联的旁路指示,在高速缓存层级中执行由存储修改操作指示的更新。

    Read and write aware cache with a read portion and a write portion of a tag and status array
    6.
    发明授权
    Read and write aware cache with a read portion and a write portion of a tag and status array 有权
    具有读取部分和标签和状态数组的写入部分的读写感知高速缓存

    公开(公告)号:US08843705B2

    公开(公告)日:2014-09-23

    申请号:US13572916

    申请日:2012-08-13

    IPC分类号: G06F12/08

    摘要: A mechanism is provided in a cache for providing a read and write aware cache. The mechanism partitions a large cache into a read-often region and a write-often region. The mechanism considers read/write frequency in a non-uniform cache architecture replacement policy. A frequently written cache line is placed in one of the farther banks. A frequently read cache line is placed in one of the closer banks. The size ratio between read-often and write-often regions may be static or dynamic. The boundary between the read-often region and the write-often region may be distinct or fuzzy.

    摘要翻译: 在缓存中提供了一种机制,用于提供读写感知高速缓存。 该机制将大型缓存分区分为常读区域和经常写区域。 该机制将读/写频率视为非均匀缓存架构替换策略。 经常写入的高速缓存行放置在更远的存储区之一中。 经常读取的高速缓存行被放置在其中一个较近的存储体中。 常读区域和经常写区域之间的大小比可以是静态的或动态的。 经常读区域和经常写区域之间的边界可能是不同的或模糊的。

    Instruction set architecture extensions for performing power versus performance tradeoffs
    7.
    发明授权
    Instruction set architecture extensions for performing power versus performance tradeoffs 失效
    用于执行功率与性能折衷的指令集架构扩展

    公开(公告)号:US08589665B2

    公开(公告)日:2013-11-19

    申请号:US12788940

    申请日:2010-05-27

    IPC分类号: G06F9/00

    摘要: Mechanisms are provided for processing an instruction in a processor of a data processing system. The mechanisms operate to receive, in a processor of the data processing system, an instruction, the instruction including power/performance tradeoff information associated with the instruction. The mechanisms further operate to determine power/performance tradeoff priorities or criteria, specifying whether power conservation or performance is prioritized with regard to execution of the instruction, based on the power/performance tradeoff information. Moreover, the mechanisms process the instruction in accordance with the power/performance tradeoff priorities or criteria identified based on the power/performance tradeoff information of the instruction.

    摘要翻译: 提供了用于处理数据处理系统的处理器中的指令的机制。 这些机制操作以在数据处理系统的处理器中接收指令,该指令包括与指令相关联的功率/性能权衡信息。 这些机制进一步操作以基于功率/性能折衷信息来确定功率/性能折衷优先级或标准,指定功率节省或关于指令的执行是否优先的性能。 此外,机构根据功率/性能折衷优先级或基于指令的功率/性能折衷信息识别的标准处理指令。

    Termination for superjunction VDMOSFET
    8.
    发明授权
    Termination for superjunction VDMOSFET 有权
    端接VDMOSFET

    公开(公告)号:US08482064B2

    公开(公告)日:2013-07-09

    申请号:US13493505

    申请日:2012-06-11

    IPC分类号: H01L29/78

    摘要: A termination for silicon superjunction VDMOSFET comprises heavily doped N-type silicon substrate which also works as drain region; drain metal is disposed on the back surface of the heavily doped N-type silicon substrate; an N-type silicon epitaxial layer is disposed on the heavily doped N-type silicon substrate; P-type silicon columns and N-type silicon columns are formed in the N-type silicon epitaxial layer, alternately arranged; a continuous silicon oxide layer is disposed on a part of silicon surface in the termination; structures that block the drift of mobile ions (several discontinuous silicon oxide layers arranged at intervals) are disposed on the other part of silicon surface in the termination. The structures that block the drift of mobile ions disposed in the termination region are able to effectively prevent movement of the mobile ions and improve the capability of the power device against the contamination induced by the mobile ions.

    摘要翻译: 硅超结VDMOSFET的终端包括也用作漏极区的重掺杂N型硅衬底; 漏极金属配置在重掺杂N型硅衬底的背表面上; 在重掺杂的N型硅衬底上设置N型硅外延层; 交替布置在N型硅外延层中形成P型硅柱和N型硅柱; 连续的氧化硅层设置在终端的硅表面的一部分上; 阻止移动离子漂移的结构(间隔布置的几个不连续的氧化硅层)设置在终端的硅表面的另一部分上。 阻止设置在终端区域中的移动离子的漂移的结构能够有效地防止移动离子的移动,并提高功率器件抵抗由移动离子引起的污染的能力。

    Techniques for dynamically sharing a fabric to facilitate off-chip communication for multiple on-chip units
    9.
    发明授权
    Techniques for dynamically sharing a fabric to facilitate off-chip communication for multiple on-chip units 失效
    用于动态共享结构以促进多个片上单元的片外通信的技术

    公开(公告)号:US08346988B2

    公开(公告)日:2013-01-01

    申请号:US12786716

    申请日:2010-05-25

    IPC分类号: G06F3/00 G06F13/00

    摘要: A technique for sharing a fabric to facilitate off-chip communication for on-chip units includes dynamically assigning a first unit that implements a first communication protocol to a first portion of the fabric when private fabrics are indicated for the on-chip units. The technique also includes dynamically assigning a second unit that implements a second communication protocol to a second portion of the fabric when the private fabrics are indicated for the on-chip units. In this case, the first and second units are integrated in a same chip and the first and second protocols are different. The technique further includes dynamically assigning, based on off-chip traffic requirements of the first and second units, the first unit or the second unit to the first and second portions of the fabric when the private fabrics are not indicated for the on-chip units.

    摘要翻译: 一种用于共享一个结构以促进片上单元的片外通信的技术包括:当针对片上单元指示专用结构时,动态分配实现第一通信协议的第一单元到该结构的第一部分。 该技术还包括当为片上单元指示专用结构时,动态地将实现第二通信协议的第二单元分配给该结构的第二部分。 在这种情况下,第一和第二单元集成在相同的芯片中,并且第一和第二协议是不同的。 该技术还包括:当私有结构未被指示用于片上单元时,基于第一单元或第二单元的片外流量要求将第一单元或第二单元动态地分配给该结构的第一和第二部分 。