MEMORY DEVICE
    3.
    发明申请

    公开(公告)号:US20220123009A1

    公开(公告)日:2022-04-21

    申请号:US17075480

    申请日:2020-10-20

    Abstract: Provided is a memory device including a substrate, a stack structure on the substrate, a contact, and a supporting pillar. The stacked structure includes a plurality of conductive layers and a plurality of insulating layers stacked alternately on each other. The contact is connected to one of the plurality of conductive layers of the stack structure. The supporting pillar penetrates the stack structure and is disposed around the contact. The supporting pillar includes a body portion and a plurality of extension portions. The body portion is arranged around a first side of the contact. The plurality of extension portions are located on two sides of the body portion. A length of each of the extension portions is greater than a width of the contact, and one of the extension portions is disposed around a second side of the contact.

    Memory device
    5.
    发明授权

    公开(公告)号:US11637125B2

    公开(公告)日:2023-04-25

    申请号:US17075480

    申请日:2020-10-20

    Abstract: Provided is a memory device including a substrate, a stack structure on the substrate, a contact, and a supporting pillar. The stacked structure includes a plurality of conductive layers and a plurality of insulating layers stacked alternately on each other. The contact is connected to one of the plurality of conductive layers of the stack structure. The supporting pillar penetrates the stack structure and is disposed around the contact. The supporting pillar includes a body portion and a plurality of extension portions. The body portion is arranged around a first side of the contact. The plurality of extension portions are located on two sides of the body portion. A length of each of the extension portions is greater than a width of the contact, and one of the extension portions is disposed around a second side of the contact.

    Semiconductor Devices and Fabrication Methods With Reduced Topology And Reduced Word Line Stringer Residual Material
    7.
    发明申请
    Semiconductor Devices and Fabrication Methods With Reduced Topology And Reduced Word Line Stringer Residual Material 审中-公开
    半导体器件和制造方法具有减少拓扑和减少字线串痕残留材料

    公开(公告)号:US20160020143A1

    公开(公告)日:2016-01-21

    申请号:US14334363

    申请日:2014-07-17

    CPC classification number: H01L29/66825 H01L27/11521 H01L29/7881

    Abstract: Provided are improved semiconductor memory devices and methods for manufacturing such semiconductor memory devices. A method may incorporate the formation of a first dielectric layer over buried oxide regions and the removal of such dielectric layer to prepare a substantially planar substrate for subsequent formation of word lines. The method may allow for the production of semiconductor memory devices of reduced size with reduced word line stringer residual material.

    Abstract translation: 提供了用于制造这种半导体存储器件的改进的半导体存储器件和方法。 一种方法可以包括在掩埋氧化物区域上形成第一电介质层,以及去除这种电介质层以制备用于随后形成字线的基本平坦的衬底。 该方法可以允许使用减少的字线纵梁残余材料来生产尺寸减小的半导体存储器件。

    Method for fabricating memory device
    8.
    发明授权
    Method for fabricating memory device 有权
    制造存储器件的方法

    公开(公告)号:US09070753B1

    公开(公告)日:2015-06-30

    申请号:US14327255

    申请日:2014-07-09

    Abstract: Provided is a method for fabricating a memory device. A stack layer, including a storage layer, a first conductive layer and a first mask layer, is formed on the substrate in a first region and a second region. The stack layer is patterned to form a plurality of first patterned stack layers extending along a first direction and from the first region to the second region. Two sides of each first patterned stack layers have openings respectively. A filling layer is formed on the substrate, and filled in the openings. A second mask layer is formed on the second region, and does not cover the filling layer in the second region. Then, using the second mask layer and the filling layer as mask, the first patterned stack layers and part of the substrate are removed, and a plurality of trenches are formed in the substrate in the second region.

    Abstract translation: 提供一种用于制造存储器件的方法。 在第一区域和第二区域中的衬底上形成包括存储层,第一导电层和第一掩模层的堆叠层。 图案化堆叠层以形成沿着第一方向从第一区域延伸到第二区域的多个第一图案化堆叠层。 每个第一图案化叠层的两侧分别具有开口。 填充层形成在基板上并填充在开口中。 第二掩模层形成在第二区域上,并且不覆盖第二区域中的填充层。 然后,使用第二掩模层和填充层作为掩模,去除第一图案化堆叠层和衬底的一部分,并且在第二区域中的衬底中形成多个沟槽。

Patent Agency Ranking