BODY-CONTACT METAL-OXIDE-SEMICONDUCTOR FIELD EFFECT TRANSISTOR DEVICE
    1.
    发明申请
    BODY-CONTACT METAL-OXIDE-SEMICONDUCTOR FIELD EFFECT TRANSISTOR DEVICE 有权
    身体接触金属氧化物半导体场效应晶体管器件

    公开(公告)号:US20150123206A1

    公开(公告)日:2015-05-07

    申请号:US14450445

    申请日:2014-08-04

    Applicant: MediaTek Inc.

    Abstract: The invention provides a body-contact metal-oxide-semiconductor field effect transistor (MOSFET) device. The body-contact MOSFET device includes a substrate. An active region is disposed on the substrate. A gate strip is extended along a first direction disposed on a first portion of the active region. A source doped region and a drain doped region are disposed on a second portion and a third portion of the active region, adjacent to opposite sides of the gate strip. The opposite sides of the gate strip are extended along the first direction. A body-contact doped region is disposed on a fourth portion of the active region. The body-contact doped region is separated from the gate strip by a fifth portion of the active region. The fifth portion is not covered by any silicide features.

    Abstract translation: 本发明提供一种体接触金属氧化物半导体场效应晶体管(MOSFET)器件。 体接触MOSFET器件包括衬底。 有源区设置在基板上。 栅极条沿着设置在有源区域的第一部分上的第一方向延伸。 源极掺杂区域和漏极掺杂区域设置在与栅极条的相对侧相邻的有源区域的第二部分和第三部分上。 栅极条的相对侧沿第一方向延伸。 体接触掺杂区域设置在有源区域的第四部分上。 体接触掺杂区域与有源区域的第五部分与栅极条分离。 第五部分不被任何硅化物特征覆盖。

    RADIO-FREQUENCY DEVICE PACKAGE AND METHOD FOR FABRICATING THE SAME
    4.
    发明申请
    RADIO-FREQUENCY DEVICE PACKAGE AND METHOD FOR FABRICATING THE SAME 有权
    无线电频率设备包及其制造方法

    公开(公告)号:US20150162242A1

    公开(公告)日:2015-06-11

    申请号:US14621703

    申请日:2015-02-13

    Applicant: MediaTek Inc.

    Abstract: A method for fabricating a electronic device package provides a electronic device chip, wherein the electronic device chip includes a semiconductor substrate having a front side and a back side, wherein the semiconductor substrate has a first thickness, an electronic component disposed on the front side of the semiconductor substrate, and an interconnect structure disposed on the electronic component. The method further performs a thinning process to remove a portion of the semiconductor substrate from the back side thereof The method then removes a portion of the thinned semiconductor substrate and a portion of a dielectric layer of the interconnect structure from a back side of the thinned semiconductor substrate until a first metal layer pattern of the interconnect structure is exposed, thereby forming a through hole. Finally, the method forms a TSV structure in the through hole, and mounts the electronic device chip on a base.

    Abstract translation: 一种制造电子器件封装的方法,提供了一种电子器件芯片,其中电子器件芯片包括具有正面和背面的半导体衬底,其中半导体衬底具有第一厚度,电子部件设置在第一厚度的前侧 半导体衬底和布置在电子部件上的互连结构。 该方法还进行薄膜化处理以从背面去除半导体衬底的一部分。然后,该方法从薄化半导体的背面去除一部分减薄的半导体衬底和互连结构的介电层的一部分 衬底,直到互连结构的第一金属层图案被暴露,从而形成通孔。 最后,该方法在通孔中形成TSV结构,并将电子设备芯片安装在基座上。

    ELECTROSTATIC DISCHARGE PROTECTION DEVICE
    5.
    发明公开

    公开(公告)号:US20240339447A1

    公开(公告)日:2024-10-10

    申请号:US18603426

    申请日:2024-03-13

    Applicant: MEDIATEK INC.

    CPC classification number: H01L27/0255 H01L29/868

    Abstract: An electrostatic discharge protection device is provided. The electrostatic discharge protection device includes a P-type semiconductor substrate, P-type and N-type well regions, a deep N-type well region, first N-type and P-type doped regions, second N-type and P-type doped regions. The P-type and N-type well regions are located in the P-type semiconductor substrate. The deep N-type well region is located in the P-type semiconductor substrate and below the P-type well region. The first N-type and P-type doped regions are located on the P-type well region. The second N-type and P-type doped regions are located on the N-type well region. The first P-type doped region is electrically connected to the second N-type doped region.

    PASSIVE DEVICE CELL AND FABRICATION PROCESS THEREOF
    9.
    发明申请
    PASSIVE DEVICE CELL AND FABRICATION PROCESS THEREOF 有权
    被动设备单元及其制造工艺

    公开(公告)号:US20160028359A1

    公开(公告)日:2016-01-28

    申请号:US14874888

    申请日:2015-10-05

    Applicant: MediaTek Inc.

    CPC classification number: H03H7/0115 H01P1/20381 H01P7/082 H03H3/00

    Abstract: An implementation of the invention is directed to a passive device cell having a substrate layer, and intermediary layer formed above the substrate layer, and a passive device formed above the intermediary layer. The intermediary layer includes a plurality of LC resonators and a plurality of segmented conductive lines, wherein the plurality of segmented conductive lines are disposed between the plurality of LC resonators.

    Abstract translation: 本发明的实施例涉及一种无源器件单元,其具有衬底层,以及形成在衬底层上方的中间层,以及形成在中间层上方的无源器件。 中间层包括多个LC谐振器和多个分段导电线,其中多个分段导线设置在多个LC谐振器之间。

    SEAL RING STRUCTURE WITH CAPACITOR
    10.
    发明申请
    SEAL RING STRUCTURE WITH CAPACITOR 有权
    密封圈结构与电容器

    公开(公告)号:US20140312470A1

    公开(公告)日:2014-10-23

    申请号:US14320725

    申请日:2014-07-01

    Applicant: MediaTek Inc.

    Abstract: A semiconductor device includes a semiconductor substrate of a first conductivity type having a chip region enclosed by a seal ring region. An insulating layer is on the semiconductor substrate. A seal ring structure is embedded in the insulating layer corresponding to the seal ring region. And, a plurality of doping regions are located beneath the first seal ring structure.

    Abstract translation: 半导体器件包括具有由密封环区域包围的芯片区域的第一导电类型的半导体衬底。 绝缘层位于半导体衬底上。 密封环结构埋设在对应于密封圈区域的绝缘层中。 并且,多个掺杂区域位于第一密封环结构下方。

Patent Agency Ranking