WRITE BUFFER CONTROL IN MANAGED MEMORY SYSTEM

    公开(公告)号:US20230143181A1

    公开(公告)日:2023-05-11

    申请号:US16968371

    申请日:2019-08-27

    Abstract: Upon receipt of a synchronize cache command, valid host data size in the SRAM write buffer is checked. If the valid data size is greater than a predetermined value, valid host data in the SRAM write buffer is flushed directly into an open MLC block based on a one-pass transfer program. However, if the valid host data size is less than the predetermined value, the host data is not flushed to an open MLC block but is instead flushed into a temporary storage location to satisfy the command specifications for a command to synchronize a cache. The host data is maintained in the SRAM write buffer, which receives additional data until full. Once full, the host data in the SRAM write buffer is transferred to an open MLC block in one-pass. If the host data in the write buffer is lost, it may be recovered from the temporary storage location.

    MEMORY WITH IMPROVED CROSS TEMPERATURE RELIABILITY AND READ PERFORMANCE

    公开(公告)号:US20200219568A1

    公开(公告)日:2020-07-09

    申请号:US16484881

    申请日:2018-12-28

    Abstract: A memory device comprises a memory array including memory cells, a temperature sensing circuit, and a memory control unit operatively coupled to the memory array. The memory control unit includes a processor. The processor is configured to receive temperature information from the temperature sensing circuit, initiate programming of the memory cells with data using a first threshold voltage distribution when the temperature information indicates an operating temperature is in a first temperature range, and initiate programming of the memory cells with data using a second threshold voltage distribution when the temperature information indicates the operating temperature is in a second temperature range.

Patent Agency Ranking