Method of multi-port memory fabrication with parallel connected trench capacitors in a cell
    1.
    发明申请
    Method of multi-port memory fabrication with parallel connected trench capacitors in a cell 失效
    在单元中并联连接沟槽电容器的多端口存储器制造方法

    公开(公告)号:US20090176339A1

    公开(公告)日:2009-07-09

    申请号:US12316748

    申请日:2008-12-16

    IPC分类号: H01L21/8242

    摘要: A method is provided for fabricating a multi-port memory in which a plurality of parallel connected capacitors are in a cell. A plurality of trench capacitors are formed which have capacitor dielectric layers extending along walls of the plurality of trenches, the plurality of trench capacitors having first capacitor plates and second capacitor plates opposite the capacitor dielectric layers from the first capacitor plates. The first capacitor plates are conductively tied together and the second capacitor plates are conductively tied together. In this way, the first capacitor plates are adapted to receive a same variable voltage and the second capacitor plates are adapted to receive a same fixed voltage.

    摘要翻译: 提供了一种用于制造其中多个并联电容器在单元中的多端口存储器的方法。 形成多个沟槽电容器,其具有沿多个沟槽的壁延伸的电容器电介质层,所述多个沟槽电容器具有第一电容器板和与第一电容器板相对的电容器电介质层的第二电容器板。 第一电容器板导电地连接在一起,并且第二电容器板被导电地连接在一起。 以这种方式,第一电容器板适于接收相同的可变电压,并且第二电容器板适于接收相同的固定电压。

    Structure and process for compact cell area in a stacked capacitor cell array
    2.
    发明授权
    Structure and process for compact cell area in a stacked capacitor cell array 失效
    叠层电容器阵列中紧凑单元面积的结构和工艺

    公开(公告)号:US06455886B1

    公开(公告)日:2002-09-24

    申请号:US09636564

    申请日:2000-08-10

    IPC分类号: H01L27108

    摘要: A method for forming, and a structure for a semiconductor device having vertically-oriented transistors connected to stacked capacitor cells, wherein a contact area for the capacitors enables a compact cell. A vertically-oriented transistor is formed in a trough in a substrate above a buried bit line. The gate conductor may be formed in the trough above the buried bit line, with source and drain diffusions spaced along a sidewall of the trough. Isolation regions are formed in the semiconductor substrate to isolate the transistors. Word lines are formed above the surface of the semiconductor substrate in a direction perpendicular to the direction of the buried bit lines. A capacitor contact is formed above the surface of the semiconductor substrate at a contact area of an active region between adjacent word lines. The active region is rhomboid in shape, enabling a low capacitor contact resistance, a small bit line and word line pitch, and consequently, a compact capacitor cell.

    摘要翻译: 一种用于形成的方法,以及具有连接到层叠电容器单元的垂直取向的晶体管的半导体器件的结构,其中电容器的接触面积使得能够实现紧凑的电池。 垂直取向的晶体管形成在掩埋位线上方的衬底的槽中。 栅极导体可以形成在掩埋位线上方的槽中,源极和漏极扩散沿着槽的侧壁间隔开。 在半导体衬底中形成隔离区以隔离晶体管。 在与掩埋位线的方向垂直的方向上在半导体衬底的表面上形成字线。 在相邻字线之间的有源区域的接触区域处,在半导体衬底的表面上方形成电容器触点。 有源区域是菱形形状,能够实现低电容器接触电阻,小位线和字线间距,从而实现紧凑的电容器单元。

    Vertical MOSFET
    4.
    发明授权
    Vertical MOSFET 失效
    垂直MOSFET

    公开(公告)号:US06414347B1

    公开(公告)日:2002-07-02

    申请号:US09790011

    申请日:2001-02-09

    IPC分类号: H01L2972

    摘要: An improved process for making a vertical MOSFET structure comprising: A method of forming a semiconductor memory cell array structure comprising: providing a vertical MOSFET DRAM cell structure having a deposited gate conductor layer planarized to a top surface of a trench top oxide on the overlying silicon substrate; forming a recess in the gate conductor layer below the top surface of the silicon substrate; implanting N-type dopant species through the recess at an angle to form doping pockets in the array P-well; depositing an oxide layer into the recess and etching said oxide layer to form spacers on sidewalls of the recess; depositing a gate conductor material into said recess and planarizing said gate conductor to said top surface of the trench top oxide.

    摘要翻译: 一种用于制造垂直MOSFET结构的改进方法,包括:一种形成半导体存储单元阵列结构的方法,包括:提供垂直MOSFET DRAM单元结构,其具有平坦化到覆盖硅上的沟槽顶部氧化物的顶表面的沉积栅极导体层 基质; 在所述硅衬底的顶表面下方的所述栅极导体层中形成凹部; 以一定角度注入N型掺杂剂物质通过凹槽形成阵列P-阱中的掺杂凹坑; 将氧化物层沉积到所述凹部中并蚀刻所述氧化物层以在所述凹部的侧壁上形成间隔物; 将栅极导体材料沉积到所述凹部中并将所述栅极导体平坦化到所述沟槽顶部氧化物的所述顶表面。

    Method for forming dual workfunction high-performance support MOSFETs in EDRAM arrays
    5.
    发明授权
    Method for forming dual workfunction high-performance support MOSFETs in EDRAM arrays 有权
    在EDRAM阵列中形成双功能高性能支持MOSFET的方法

    公开(公告)号:US06261894B1

    公开(公告)日:2001-07-17

    申请号:US09706492

    申请日:2000-11-03

    IPC分类号: H01L218234

    摘要: Methods of preparing dual workfunction high-performance support metal oxide semiconductor field effect transistor (MOSFETs)/embedded dynamic random access (EDRAM) arrays are provided. The methods describe herein reduce the number of deep-UV masks used in the forming memory structure, decouple the support and arraying processing steps, provide salicided gates, source/drain regions and bitlines, and provide, in some instances, local interconnects at no additional processing costs. Dual workfunction high-performance support MOSFETs/ EDRAM arrays having a gate conductor guard ring and/or local interconnections are also provided.

    摘要翻译: 提供双功能功能高性能支持金属氧化物半导体场效应晶体管(MOSFET)/嵌入式动态随机存取(EDRAM)阵列的方法。 这里描述的方法减少了在形成存储器结构中使用的深UV掩模的数量,解耦支持和排列处理步骤,提供盐化栅极,源极/漏极区域和位线,并且在一些情况下提供局部互连, 加工成本。 还提供了双功能功能的高性能支持具有栅极导体保护环和/或局部互连的MOSFET / EDRAM阵列。

    Dual port gain cell with side and top gated read transistor
    6.
    发明授权
    Dual port gain cell with side and top gated read transistor 失效
    双端口增益单元,具有侧和顶栅控读取晶体管

    公开(公告)号:US07790530B2

    公开(公告)日:2010-09-07

    申请号:US12254960

    申请日:2008-10-21

    IPC分类号: H01L21/00

    摘要: A DRAM memory cell and process sequence for fabricating a dense (20 or 18 square) layout is fabricated with silicon-on-insulator (SOI) CMOS technology. Specifically, the present invention provides a dense, high-performance SRAM cell replacement that is compatible with existing SOI CMOS technologies. Various gain cell layouts are known in the art. The present invention improves on the state of the art by providing a dense layout that is fabricated with SOI CMOS. In general terms, the memory cell includes a first transistor provided with a gate, a source, and a drain respectively; a second transistor having a first gate, a second gate, a source, and a drain respectively; and a capacitor having a first terminal, wherein the first terminal of said capacitor and the second gate of said second transistor comprise a single entity.

    摘要翻译: 使用绝缘体上硅(SOI)CMOS技术制造用于制造致密(20或18平方)布局的DRAM存储单元和工艺顺序。 具体地,本发明提供了与现有SOI CMOS技术兼容的致密的高性能SRAM单元替换。 各种增益单元布局在本领域中是已知的。 本发明通过提供利用SOI CMOS制造的致密布局来改善现有技术的状态。 通常,存储单元包括分别设置有栅极,源极和漏极的第一晶体管; 分别具有第一栅极,第二栅极,源极和漏极的第二晶体管; 以及具有第一端子的电容器,其中所述电容器的第一端子和所述第二晶体管的第二栅极包括单个实体。

    Method for forming dual workfunction high-performance support MOSFETs in EDRAM arrays
    7.
    发明授权
    Method for forming dual workfunction high-performance support MOSFETs in EDRAM arrays 有权
    在EDRAM阵列中形成双功能高性能支持MOSFET的方法

    公开(公告)号:US06777733B2

    公开(公告)日:2004-08-17

    申请号:US09862827

    申请日:2001-05-22

    IPC分类号: H01L27108

    摘要: Methods of preparing dual workfunction high-performance support metal oxide semiconductor field effect transistor (MOSFETs)/embedded dynamic random access (EDRAM) arrays are provided. The methods describe herein reduce the number of deep-UV masks used in forming the memory structure, decouple the support and arraying processing steps, provide salicided gates, source/drain regions and bitlines, and provide, in some instances, local interconnects at no additional processing costs. Dual workfunction high-performance support MOSFETs/EDRAM arrays having a gate conductor guard ring and/or local interconnections are also provided.

    摘要翻译: 提供双功能功能高性能支持金属氧化物半导体场效应晶体管(MOSFET)/嵌入式动态随机存取(EDRAM)阵列的方法。 本文描述的方法减少了在形成存储器结构中使用的深UV掩模的数量,解耦支持和排列处理步骤,提供盐化栅极,源极/漏极区域和位线,并且在一些情况下提供局部互连, 加工成本。 还提供了双功能功能的高性能支持具有栅极导体保护环和/或局部互连的MOSFET / EDRAM阵列。

    Method of manufacturing 6F2 trench capacitor DRAM cell having vertical MOSFET and 3F bitline pitch
    8.
    发明授权
    Method of manufacturing 6F2 trench capacitor DRAM cell having vertical MOSFET and 3F bitline pitch 失效
    制造具有垂直MOSFET和3F位线间距的6F2沟槽电容器DRAM单元的方法

    公开(公告)号:US06630379B2

    公开(公告)日:2003-10-07

    申请号:US10011556

    申请日:2001-11-06

    IPC分类号: H01L218242

    CPC分类号: H01L27/10864 H01L27/10841

    摘要: A memory cell structure including a planar semiconductor substrate. A deep trench is in the semiconductor substrate. The deep trench has a plurality of side walls and a bottom. A storage capacitor is at the bottom of the deep trench. A vertical transistor extends down at least one side wall of the deep trench above the storage capacitor. The transistor has a source diffusion extending in the plane of the substrate adjacent the deep trench. An isolation extends down at least one other sidewall of the deep trench opposite the vertical transistor. Shallow trench isolation regions extend along a surface of the substrate in a direction transverse to the sidewall where the vertical transistor extends. A gate conductor extends within the deep trench. A wordline extends over the deep trench and is connected to the gate conductor. A bitline extends above the surface plane of the substrate and has a contact to the source diffusion between the shallow trench isolation regions.

    摘要翻译: 一种存储单元结构,包括平面半导体衬底。 深沟槽位于半导体衬底中。 深沟槽具有多个侧壁和底部。 存储电容器位于深沟槽的底部。 垂直晶体管向下延伸存储电容器上方的深沟槽的至少一个侧壁。 晶体管具有在邻近深沟槽的衬底的平面中延伸的源极扩散。 隔离层向下延伸与垂直晶体管相对的深沟槽的至少另一侧壁。 浅沟槽隔离区沿垂直晶体管延伸的横向于侧壁的方向沿着衬底的表面延伸。 栅极导体在深沟槽内延伸。 一条字线延伸穿过深沟槽并连接到栅极导体。 位线延伸在衬底的表面平面之上,并且具有与浅沟槽隔离区之间的源极扩散的接触。

    Structure and method for ultra-scalable hybrid DRAM cell with contacted P-well
    10.
    发明授权
    Structure and method for ultra-scalable hybrid DRAM cell with contacted P-well 失效
    具有接触P阱的超可扩展混合DRAM单元的结构和方法

    公开(公告)号:US06441422B1

    公开(公告)日:2002-08-27

    申请号:US09706482

    申请日:2000-11-03

    IPC分类号: H01L27108

    CPC分类号: H01L27/10864 H01L27/10867

    摘要: An ultra-scalable hybrid memory cell having a low junction leakage and a process of fabricating the same are provided. The ultra-scalable hybrid memory cell contains a conductive connection to the body region therefore avoiding isolation of the P-well due to cut-off by the buried strap outdiffusion region. The ultra-scalable hybrid memory cell avoids the above by using a shallower than normal isolation region that allows the P-well to remain connected to the body of the memory cell.

    摘要翻译: 提供具有低结漏电的超可扩展混合存储器单元及其制造工艺。 超可扩展混合存储器单元包含与身体区域的导电连接,从而避免由于掩埋带外扩散区域而导致的P阱的隔离。 超可扩展混合存储器单元通过使用允许P阱保持连接到存储器单元的主体的比普通隔离区更浅的方式来避免上述情况。