MECHANISMS FOR CLOCK GATING
    2.
    发明申请
    MECHANISMS FOR CLOCK GATING 有权
    时钟效应机制

    公开(公告)号:US20140009195A1

    公开(公告)日:2014-01-09

    申请号:US13997840

    申请日:2011-12-22

    IPC分类号: H03K5/15

    摘要: Mechanisms for clock gating. A clock generation circuit provides a clock signal over a clock signal distribution network within an integrated circuit package. Gating elements within the clock signal distribution network disable the clock signal to one or more portions of the clock signal distribution network. A digital locked loop (DLL) maintains settings without tracking when the clock signal is disabled.

    摘要翻译: 时钟门控机制 时钟发生电路通过集成电路封装内的时钟信号分配网络提供时钟信号。 时钟信号分配网络内的选通元件将时钟信号禁止到时钟信号分配网络的一个或多个部分。 数字锁定环(DLL)在禁止时钟信号时保持设置而不进行跟踪。

    ON-PACKAGE INPUT/OUTPUT CLUSTERED INTERFACE HAVING FULL AND HALF-DUPLEX MODES
    3.
    发明申请
    ON-PACKAGE INPUT/OUTPUT CLUSTERED INTERFACE HAVING FULL AND HALF-DUPLEX MODES 有权
    具有全双工模式的封装输入/输出集群接口

    公开(公告)号:US20130322556A1

    公开(公告)日:2013-12-05

    申请号:US13995015

    申请日:2011-12-22

    IPC分类号: G06F13/40 H04B3/02

    摘要: An apparatus and system for controlling traffic on an on-chip network. Embodiments of the apparatus comprise single-ended transmission circuitry and single-ended receiving circuitry on a first chip for coupling with a second chip, the transmission circuitry having impedance matching and lacking equalization, the receiving circuitry lacking equalization, the transmission circuitry and the receiving circuitry having statically configurable features and organized in clusters, wherein the clusters have the same physical layer circuitry design for different configurations of the configurable features, the configurable features including half-duplex mode and full-duplex mode, wherein the first chip and the second chip are on the same package, and wherein a plurality of conductive lines for coupling the first chip with the second chip are matched.

    摘要翻译: 一种用于控制片上网络流量的装置和系统。 该装置的实施例包括在第一芯片上用于与第二芯片耦合的单端传输电路和单端接收电路,所述传输电路具有阻抗匹配和缺少均衡,接收电路缺少均衡,传输电路和接收电路 具有静态可配置特征并且被组织成群集,其中所述簇具有用于不同配置的可配置特征的相同物理层电路设计,所述可配置特征包括半双工模式和全双工模式,其中所述第一芯片和所述第二芯片是 在相同的封装上,并且其中用于将第一芯片与第二芯片耦合的多条导线匹配。

    On-package input/output clustered interface having full and half-duplex modes
    4.
    发明授权
    On-package input/output clustered interface having full and half-duplex modes 有权
    集成式输入/输出集群接口,具有全双工和半双工模式

    公开(公告)号:US08902956B2

    公开(公告)日:2014-12-02

    申请号:US13995015

    申请日:2011-12-22

    摘要: An apparatus and system for controlling traffic on an on-chip network. Embodiments of the apparatus comprise single-ended transmission circuitry and single-ended receiving circuitry on a first chip for coupling with a second chip, the transmission circuitry having impedance matching and lacking equalization, the receiving circuitry lacking equalization, the transmission circuitry and the receiving circuitry having statically configurable features and organized in clusters, wherein the clusters have the same physical layer circuitry design for different configurations of the configurable features, the configurable features including half-duplex mode and full-duplex mode, wherein the first chip and the second chip are on the same package, and wherein a plurality of conductive lines for coupling the first chip with the second chip are matched.

    摘要翻译: 一种用于控制片上网络流量的装置和系统。 该装置的实施例包括在第一芯片上用于与第二芯片耦合的单端传输电路和单端接收电路,所述传输电路具有阻抗匹配和缺少均衡,接收电路缺少均衡,传输电路和接收电路 具有静态可配置的特征并且被组织成簇,其中所述簇具有用于不同配置的可配置特征的相同的物理层电路设计,所述可配置特征包括半双工模式和全双工模式,其中第一芯片和第二芯片是 在相同的封装上,并且其中用于将第一芯片与第二芯片耦合的多条导线匹配。

    Method of sparing memory devices containing pinned memory
    8.
    发明授权
    Method of sparing memory devices containing pinned memory 有权
    节省含有固定存储器的存储器件的方法

    公开(公告)号:US07103746B1

    公开(公告)日:2006-09-05

    申请号:US10749935

    申请日:2003-12-31

    申请人: Stanley S. Kulick

    发明人: Stanley S. Kulick

    IPC分类号: G06F12/00 G06F9/00

    CPC分类号: G06F12/0607 G06F12/126

    摘要: Embodiments of the present invention may provide a method of sparing and removing pinned or interleaved memory. When a memory device failure is predicted in a device containing pinned memory, a request may be made for the de-allocation of a freeable memory range 304. When the request for de-allocating the freeable range of memory is accepted 306, the memory data from the failing memory device may be copied to one or more de-allocated memory devices 308. Requests directed to the failing memory device may be re-routed to the replacement memory device(s) 310 and the memory without the deactivated memory device 312 may be re-interleaved.

    摘要翻译: 本发明的实施例可以提供一种备用和去除固定或交错存储器的方法。 当在包含固定存储器的设备中预测存储器件故障时,可以对可释放存储器范围304的去分配进行请求。 当接受解除分配可释放存储器范围的请求306时,来自故障存储器件的存储器数据可以被复制到一个或多个解除分配的存储器件308。 可以将针对故障存储器设备的请求重新路由到替换存储器设备310,而不需要停用存储器设备312的存储器可能被重新交错。

    Mechanism for adjacent-symbol error correction and detection
    9.
    发明授权
    Mechanism for adjacent-symbol error correction and detection 有权
    相邻符号纠错和检测机制

    公开(公告)号:US08327222B2

    公开(公告)日:2012-12-04

    申请号:US12354037

    申请日:2009-01-15

    IPC分类号: G11C29/00

    摘要: According to one embodiment a computer system is disclosed. The computer system includes memory. The memory includes two or more rows, where each row has a plurality of memory devices. The computer system also includes a chipset. The chipset includes a detection/correction circuit to detect single and double symbol errors and correct single symbol errors for each memory row, and markers to maintain a log of errors within each memory row.

    摘要翻译: 根据一个实施例,公开了一种计算机系统。 计算机系统包括内存。 存储器包括两行或更多行,其中每行具有多个存储器件。 计算机系统还包括芯片组。 该芯片组包括一个检测/校正电路,用于检测单个和双重符号错误,并纠正每个存储器行的单个符号错误,以及标记以维护每个存储器行内的错误日志。

    Mechanism for adjacent-symbol error correction and detection
    10.
    发明授权
    Mechanism for adjacent-symbol error correction and detection 有权
    相邻符号纠错和检测机制

    公开(公告)号:US07509560B2

    公开(公告)日:2009-03-24

    申请号:US10747590

    申请日:2003-12-29

    IPC分类号: G11C29/00

    摘要: According to one embodiment a computer system is disclosed. The computer system includes memory. The memory includes two or more rows, where each row has a plurality of memory devices. The computer system also includes a chipset. The chipset includes a detection/correction circuit to detect single and double symbol errors and correct single symbol errors for each memory row, and markers to maintain a log of errors within each memory row.

    摘要翻译: 根据一个实施例,公开了一种计算机系统。 计算机系统包括内存。 存储器包括两行或更多行,其中每行具有多个存储器件。 计算机系统还包括芯片组。 该芯片组包括一个检测/校正电路,用于检测单个和双重符号错误,并纠正每个存储器行的单个符号错误,以及标记以维护每个存储器行内的错误日志。