SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20210358910A1

    公开(公告)日:2021-11-18

    申请号:US17384920

    申请日:2021-07-26

    Abstract: Disclosed are semiconductor devices and methods of manufacturing the same. The semiconductor device comprises a first transistor on a substrate, and a second transistor on the substrate. Each of the first and second transistors includes a plurality of semiconductor patterns vertically stacked on the substrate and vertically spaced apart from each other, and a gate dielectric pattern and a work function pattern filling a space between the semiconductor patterns. The work function pattern of the first transistor includes a first work function metal layer, the work function pattern of the second transistor includes the first work function metal layer and a second work function metal layer, the first work function metal layer of each of the first and second transistors has a work function greater than that of the second work function metal layer, and the first transistor has a threshold voltage less than that of the second transistor.

    SEMICONDUCTOR DEVICE AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20250063804A1

    公开(公告)日:2025-02-20

    申请号:US18668920

    申请日:2024-05-20

    Abstract: Provided is a semiconductor device and method of manufacturing same, the method including: preparing a substrate including first and second regions; forming a first and second channel patterns in the first and second regions, wherein the first and second channel patterns each include a plurality of semiconductor patterns vertically stacked on the substrate, an inner region, and an outer region; forming a high-k dielectric layer covering the first channel pattern and the second channel pattern; forming a first protective mask on the high-k dielectric layer in the first region and the second region; removing the first protective mask from the first outer region and the second outer region; and forming an additional mask layer surrounding the first channel pattern and the second channel pattern, wherein the additional mask layer does not have etch selectivity with the first protective mask.

Patent Agency Ranking