SEMICONDUCTOR MEMORY DEVICE AND MEMORY SYSTEM INCLUDING THE SAME

    公开(公告)号:US20220343957A1

    公开(公告)日:2022-10-27

    申请号:US17526398

    申请日:2021-11-15

    Abstract: A semiconductor memory device includes a quadrature error correction circuit, a clock generation circuit and a data input/output (I/O) buffer. The quadrature error correction circuit performs a locking operation to generate a first corrected clock signal and a second corrected clock signal by adjusting a skew and a duty error of a first through fourth clock signals generated based on a data clock signal and performs a relocking operation to lock the second corrected clock signal to the first corrected clock signal in response to a relock signal. The clock generation circuit generates an output clock signal and a strobe signal based on the first corrected clock signal and the second corrected clock signal. The data I/O buffer generates a data signal by sampling data from a memory cell array based on the output clock signal and transmits the data signal and the strobe signal to a memory controller.

    SEMICONDUCTOR DEVICE
    2.
    发明申请

    公开(公告)号:US20240395298A1

    公开(公告)日:2024-11-28

    申请号:US18794825

    申请日:2024-08-05

    Abstract: A semiconductor device according to an embodiment includes a plurality of sampler circuits configured to receive a plurality of offset clock signals or a plurality of divided clock signals and to sample a data signal in response to each of a plurality of divided clock signals. A calibration circuit applies a first offset clock signal to a first sampler circuit, applies a second offset clock signal having an opposite phase to the first offset clock signal to a second sampler circuit, and generates a first offset adjustment signal for adjusting an offset of the first sampler circuit based on an output of the first sampler circuit that is output in response to the first offset clock signal.

    Semiconductor device
    4.
    发明授权

    公开(公告)号:US12080379B2

    公开(公告)日:2024-09-03

    申请号:US17939016

    申请日:2022-09-07

    CPC classification number: G11C7/222 G11C7/06 G11C7/1096

    Abstract: A semiconductor device according to an embodiment includes a plurality of sampler circuits configured to receive a plurality of offset clock signals or a plurality of divided clock signals and to sample a data signal in response to each of a plurality of divided clock signals. A calibration circuit applies a first offset clock signal to a first sampler circuit, applies a second offset clock signal having an opposite phase to the first offset clock signal to a second sampler circuit, and generates a first offset adjustment signal for adjusting an offset of the first sampler circuit based on an output of the first sampler circuit that is output in response to the first offset clock signal.

    QUADRATURE ERROR CORRECTION CIRCUIT AND SEMICONDUCTOR MEMORY DEVICE INCLUDING THE SAME

    公开(公告)号:US20220336004A1

    公开(公告)日:2022-10-20

    申请号:US17508598

    申请日:2021-10-22

    Abstract: A quadrature error correction circuit includes a duty cycle adjusting circuit, a phase interpolator, a phase detector, and a delay control circuit. The duty cycle adjusting circuit generates a first corrected clock signal and a second corrected clock signal whose skew and duty cycle error are concurrently adjusted by adjusting a delay of edges of a second clock signal and adjusting a delay of a falling edge of a first clock signal based on first through fourth control code sets. The phase interpolator generates a second delayed and selected clock signal by delaying a second selected clock signal selected from first through fourth adjusted clock signals. A phase detector detects a phase difference between a first selected clock signal and the second delayed and selected clock signal to generate an up/down signal. The delay control circuit generates the first through fourth control code sets based on the up/down signal.

    Semiconductor memory device and memory system including the same

    公开(公告)号:US11699472B2

    公开(公告)日:2023-07-11

    申请号:US17526398

    申请日:2021-11-15

    CPC classification number: G11C7/222 G11C7/1057 G11C7/1084

    Abstract: A semiconductor memory device includes a quadrature error correction circuit, a clock generation circuit and a data input/output (I/O) buffer. The quadrature error correction circuit performs a locking operation to generate a first corrected clock signal and a second corrected clock signal by adjusting a skew and a duty error of a first through fourth clock signals generated based on a data clock signal and performs a relocking operation to lock the second corrected clock signal to the first corrected clock signal in response to a relock signal. The clock generation circuit generates an output clock signal and a strobe signal based on the first corrected clock signal and the second corrected clock signal. The data I/O buffer generates a data signal by sampling data from a memory cell array based on the output clock signal and transmits the data signal and the strobe signal to a memory controller.

    SEMICONDUCTOR DEVICE
    10.
    发明公开

    公开(公告)号:US20240356553A1

    公开(公告)日:2024-10-24

    申请号:US18487448

    申请日:2023-10-16

    Abstract: A semiconductor device includes a first power node configured to supply a first power supply voltage, a pull-up circuit electrically connected between the first power node and an output node that is configured to output a signal, and a controller configured to output a pull-up control code to the pull-up circuit. The pull-up circuit includes a plurality of unit circuits electrically connected to each other in parallel between the first power node and the output node, and the plurality of unit circuits include a first unit circuit and a second unit circuit. The number of current paths provided by the first unit circuit between the first power node and the output node is different from the number of current paths provided by the second unit circuit between the first power node and the output node.

Patent Agency Ranking