LCD aperture ratios
    1.
    发明授权
    LCD aperture ratios 有权
    LCD开口率

    公开(公告)号:US07843518B2

    公开(公告)日:2010-11-30

    申请号:US11975968

    申请日:2007-10-22

    IPC分类号: G02F1/1343

    摘要: A display substrate includes respective pluralities of gate lines, data lines, switching elements, storage lines, pixel electrodes, and an organic insulation layer. The gate lines and the data lines define a plurality of unit pixels. The storage lines are respectively formed adjacent to the respective drain electrodes of the respective switching elements of respective rows of the unit pixels. The organic insulation layer has a hole that is formed within the area of each of the unit pixels and that extends from a contact area formed at a portion of the corresponding drain electrode of the pixel to a portion corresponding to the storage line thereof. This arrangement enables the marginal area needed to prevent mismatch of the hole in the areas of the contact area and the storage line to be reduced, thereby increasing the aperture ratio of the display.

    摘要翻译: 显示基板包括多条栅极线,数据线,开关元件,存储线,像素电极和有机绝缘层。 栅极线和数据线限定多个单位像素。 存储线分别形成为与各行的单位像素的各个开关元件的各个漏电极相邻。 有机绝缘层具有形成在每个单位像素的区域内的孔,并且从形成在像素的相应漏电极的一部分的接触区域延伸到对应于其存储线的部分。 这种布置使得能够减小接触区域和存储线的区域中的孔的失配所需的边缘区域,从而增加显示器的开口率。

    LCD aperture ratios
    2.
    发明申请
    LCD aperture ratios 有权
    LCD开口率

    公开(公告)号:US20080100788A1

    公开(公告)日:2008-05-01

    申请号:US11975968

    申请日:2007-10-22

    IPC分类号: G02F1/1343 H01J9/02

    摘要: A display substrate includes respective pluralities of gate lines, data lines, switching elements, storage lines, pixel electrodes, and an organic insulation layer. The gate lines and the data lines define a plurality of unit pixels. The storage lines are respectively formed adjacent to the respective drain electrodes of the respective switching elements of respective rows of the unit pixels. The organic insulation layer has a hole that is formed within the area of each of the unit pixels and that extends from a contact area formed at a portion of the corresponding drain electrode of the pixel to a portion corresponding to the storage line thereof. This arrangement enables the marginal area needed to prevent mismatch of the hole in the areas of the contact area and the storage line to be reduced, thereby increasing the aperture ratio of the display.

    摘要翻译: 显示基板包括多条栅极线,数据线,开关元件,存储线,像素电极和有机绝缘层。 栅极线和数据线限定多个单位像素。 存储线分别形成为与各行的单位像素的各个开关元件的各个漏电极相邻。 有机绝缘层具有形成在每个单位像素的区域内的孔,并且从形成在像素的相应漏电极的一部分的接触区域延伸到对应于其存储线的部分。 这种布置使得能够减小接触区域和存储线的区域中的孔的失配所需的边缘区域,从而增加显示器的开口率。

    Method for manufacturing a signal line, thin film transistor panel, and method for manufacturing the thin film transistor panel
    4.
    发明授权
    Method for manufacturing a signal line, thin film transistor panel, and method for manufacturing the thin film transistor panel 有权
    信号线的制造方法,薄膜晶体管面板,以及薄膜晶体管面板的制造方法

    公开(公告)号:US07811868B2

    公开(公告)日:2010-10-12

    申请号:US11932233

    申请日:2007-10-31

    IPC分类号: H01L21/768

    摘要: A method for manufacturing a thin film transistor array panel includes forming a gate line on a substrate; sequentially forming a gate insulating layer, a silicon layer, and a conductor layer including a lower layer and an upper layer on the gate line, forming a photoresist film, on the conductor layer, patterning the photoresist film to form a photoresist pattern including a first portion and a second portion having a greater thickness than the first portion, etching the upper layer and the lower layer by using the photoresist pattern as art etch mask, etching the silicon layer by using the photoresist pattern as an etch mask to form a semiconductor, removing the second portion of the photoresist pattern by using an etch back process, selectively wet-etching the upper layer of the conductor layer by using the photoresist pattern as an etch mask, dry-etching the lower layer of the conductor layer by using the photoresist pattern as an etch mask to form a data line and a drain electrode including remaining upper and lower layers, and forming a pixel electrode connected to the drain electrode.

    摘要翻译: 一种制造薄膜晶体管阵列面板的方法,包括在基板上形成栅极线; 在栅极线上顺序地形成栅极绝缘层,硅层和包括下层和上层的导体层,在导体层上形成光致抗蚀剂膜,图案化光致抗蚀剂膜以形成包括第一 部分和第二部分具有比第一部分更大的厚度,通过使用光致抗蚀剂图案作为蚀刻掩模蚀刻上层和下层,通过使用光致抗蚀剂图案作为蚀刻掩模来蚀刻硅层以形成半导体, 通过使用回蚀工艺去除光致抗蚀剂图案的第二部分,通过使用光致抗蚀剂图案作为蚀刻掩模来选择性地湿法蚀刻导体层的上层,通过使用光致抗蚀剂干蚀刻导体层的下层 图案作为蚀刻掩模以形成包括剩余的上层和下层的数据线和漏极,并且形成连接到漏电极的像素电极 。

    Thin-film transistor, array substrate having the thin-film transistor and method of manufacturing the array substrate
    5.
    发明授权
    Thin-film transistor, array substrate having the thin-film transistor and method of manufacturing the array substrate 有权
    薄膜晶体管,具有薄膜晶体管的阵列基板和制造阵列基板的方法

    公开(公告)号:US08946005B2

    公开(公告)日:2015-02-03

    申请号:US13030213

    申请日:2011-02-18

    摘要: A thin-film transistor includes a semiconductor pattern, source and drain electrodes and a gate electrode, the semiconductor pattern is formed on a base substrate, and the semiconductor pattern includes metal oxide. The source and drain electrodes are formed on the semiconductor pattern such that the source and drain electrodes are spaced apart from each other and an outline of the source and drain electrodes is substantially same as an outline of the semiconductor pattern. The gate electrode is disposed in a region between the source and drain electrodes such that portions of the gate electrode are overlapped with the source and drain electrodes. Therefore, leakage current induced by light is minimized. As a result, characteristics of the thin-film transistor are enhanced, after-image is reduced to enhance display quality, and stability of manufacturing process is enhanced.

    摘要翻译: 薄膜晶体管包括半导体图案,源极和漏极以及栅极,半导体图案形成在基底基板上,半导体图案包括金属氧化物。 源极和漏极形成在半导体图案上,使得源极和漏极彼此间隔开,并且源极和漏极的轮廓与半导体图案的轮廓基本相同。 栅电极设置在源电极和漏电极之间的区域中,使得栅电极的一部分与源电极和漏电极重叠。 因此,由光引起的漏电流最小化。 结果,增强了薄膜晶体管的特性,减少了后图像以提高显示质量,并且提高了制造工艺的稳定性。

    Thin film transistor substrate having transparent conductive metal and method of manufacturing the same
    6.
    发明授权
    Thin film transistor substrate having transparent conductive metal and method of manufacturing the same 有权
    具有透明导电金属的薄膜晶体管基板及其制造方法

    公开(公告)号:US07923287B2

    公开(公告)日:2011-04-12

    申请号:US12001031

    申请日:2007-12-06

    IPC分类号: H01L21/84 H01L29/786

    摘要: A thin film transistor substrate and a method of manufacturing the same are disclosed. The method of manufacturing a thin film transistor substrate includes forming a first conductive pattern group including a gate line, a gate electrode, and a lower gate pad electrode on a substrate, forming a gate insulating layer on the substrate on which the first conductive pattern group is formed, forming an oxide semiconductor pattern overlapping the gate electrode on the gate insulating layer, and forming first and second conductive layers on the substrate on which the oxide semiconductor pattern is formed and patterning the first and second conductive layers to form a second conductive pattern group including a data line, a source electrode, a drain electrode, and a data pad.

    摘要翻译: 公开了一种薄膜晶体管基板及其制造方法。 制造薄膜晶体管基板的方法包括在基板上形成包括栅极线,栅电极和下栅极焊盘电极的第一导电图案组,在基板上形成栅极绝缘层,第一导电图案组 形成,在所述栅极绝缘层上形成与所述栅电极重叠的氧化物半导体图案,以及在其上形成有所述氧化物半导体图案的所述基板上形成第一和第二导电层,并且对所述第一导电层和所述第二导电层进行构图以形成第二导电图案 包括数据线,源电极,漏电极和数据焊盘。

    ARRAY SUBSTRATE, DISPLAY DEVICE HAVING THE SAME AND METHOD OF MANUFACTURING THE SAME
    7.
    发明申请
    ARRAY SUBSTRATE, DISPLAY DEVICE HAVING THE SAME AND METHOD OF MANUFACTURING THE SAME 审中-公开
    阵列基板,具有该基板的显示装置及其制造方法

    公开(公告)号:US20090162982A1

    公开(公告)日:2009-06-25

    申请号:US12392629

    申请日:2009-02-25

    IPC分类号: H01L21/336

    摘要: An array substrate includes a switching element, a signal transmission line, a passivation layer and a pixel electrode. The switching element is disposed on an insulating substrate. The signal transmission line is connected to the switching element and includes a barrier layer, a conductive line, and a copper nitride layer. The barrier layer is disposed on the insulating substrate. The conductive line is disposed on the barrier layer and includes copper or copper alloy. The copper nitride layer covers the conductive line. The passivation layer covers the switching element and the signal transmission line and has a contact hole through which a drain electrode of the switching element is partially exposed. The pixel electrode is disposed on the insulating substrate, and is connected to the drain electrode of the switching element through the contact hole.

    摘要翻译: 阵列基板包括开关元件,信号传输线,钝化层和像素电极。 开关元件设置在绝缘基板上。 信号传输线连接到开关元件,并且包括阻挡层,导电线和氮化铜层。 阻挡层设置在绝缘基板上。 导电线设置在阻挡层上并且包括铜或铜合金。 氮化铜层覆盖导电线。 钝化层覆盖开关元件和信号传输线,并且具有接触孔,开关元件的漏电极通过该接触孔部分露出。 像素电极设置在绝缘基板上,并通过接触孔与开关元件的漏电极连接。

    Thin film transistor substrate and method of manufacturing the same
    8.
    发明授权
    Thin film transistor substrate and method of manufacturing the same 有权
    薄膜晶体管基板及其制造方法

    公开(公告)号:US08077268B2

    公开(公告)日:2011-12-13

    申请号:US12140655

    申请日:2008-06-17

    IPC分类号: G02F1/13

    CPC分类号: H01L27/1225 H01L29/7869

    摘要: A thin film transistor array substrate comprising a base substrate, a first wire on the base substrate, a first insulating layer on the base substrate to cover the first wire, a semiconductor layer on the first insulating layer, a second insulating layer on the first insulating layer on which the semiconductor layer is formed, and a second wire on the second insulating layer on the second insulating layer is provided, and a portion of the second wire makes contact with the semiconductor layer through the contact hole.

    摘要翻译: 一种薄膜晶体管阵列基板,包括基底基板,在基底基板上的第一布线,在基底基板上覆盖第一布线的第一绝缘层,第一绝缘层上的半导体层,第一绝缘层上的第二绝缘层 设置有半导体层的层,第二绝缘层上的第二绝缘层上的第二布线,第二布线的一部分通过接触孔与半导体层接触。

    Thin film transistor, thin film transistor substate, and method of manufacturing the same
    9.
    发明申请
    Thin film transistor, thin film transistor substate, and method of manufacturing the same 有权
    薄膜晶体管,薄膜晶体管子状态及其制造方法

    公开(公告)号:US20080142797A1

    公开(公告)日:2008-06-19

    申请号:US12001031

    申请日:2007-12-06

    IPC分类号: H01L29/22 H01L21/84

    摘要: A thin film transistor substrate and a method of manufacturing the same are disclosed. The method of manufacturing a thin film transistor substrate includes forming a first conductive pattern group including a gate line, a gate electrode, and a lower gate pad electrode on a substrate, forming a gate insulating layer on the substrate on which the first conductive pattern group is formed, forming an oxide semiconductor pattern overlapping the gate electrode on the gate insulating layer, and forming first and second conductive layers on the substrate on which the oxide semiconductor pattern is formed and patterning the first and second conductive layers to form a second conductive pattern group including a data line, a source electrode, a drain electrode, and a data pad.

    摘要翻译: 公开了一种薄膜晶体管基板及其制造方法。 制造薄膜晶体管基板的方法包括在基板上形成包括栅极线,栅电极和下栅极焊盘电极的第一导电图案组,在基板上形成栅极绝缘层,第一导电图案组 形成,在所述栅极绝缘层上形成与所述栅电极重叠的氧化物半导体图案,以及在其上形成有所述氧化物半导体图案的所述基板上形成第一和第二导电层,并且对所述第一导电层和所述第二导电层进行构图以形成第二导电图案 包括数据线,源电极,漏电极和数据焊盘。

    Array substrate, display device having the same and method of manufacturing the same
    10.
    发明授权
    Array substrate, display device having the same and method of manufacturing the same 失效
    阵列基板,具有相同的显示装置及其制造方法

    公开(公告)号:US07511300B2

    公开(公告)日:2009-03-31

    申请号:US11779534

    申请日:2007-07-18

    IPC分类号: H01L33/00

    摘要: An array substrate includes a switching element, a signal transmission line, a passivation layer and a pixel electrode. The switching element is disposed on an insulating substrate. The signal transmission line is connected to the switching element and includes a barrier layer, a conductive line, and a copper nitride layer. The barrier layer is disposed on the insulating substrate. The conductive line is disposed on the barrier layer and includes copper or copper alloy. The copper nitride layer covers the conductive line. The passivation layer covers the switching element and the signal transmission line and has a contact hole through which a drain electrode of the switching element is partially exposed. The pixel electrode is disposed on the insulating substrate, and is connected to the drain electrode of the switching element through the contact hole.

    摘要翻译: 阵列基板包括开关元件,信号传输线,钝化层和像素电极。 开关元件设置在绝缘基板上。 信号传输线连接到开关元件,并且包括阻挡层,导电线和氮化铜层。 阻挡层设置在绝缘基板上。 导电线设置在阻挡层上并且包括铜或铜合金。 氮化铜层覆盖导电线。 钝化层覆盖开关元件和信号传输线,并且具有接触孔,开关元件的漏电极通过该接触孔部分露出。 像素电极设置在绝缘基板上,并通过接触孔与开关元件的漏电极连接。