Method of driving a gate line and gate drive circuit for performing the method
    2.
    发明授权
    Method of driving a gate line and gate drive circuit for performing the method 有权
    驱动用于执行该方法的栅极线和栅极驱动电路的方法

    公开(公告)号:US08306177B2

    公开(公告)日:2012-11-06

    申请号:US12575895

    申请日:2009-10-08

    IPC分类号: G11C19/00

    摘要: A pull-up driving part maintains a signal of a first node at a high level by receiving a turn-on voltage in response to one of a previous stage or a vertical start signal. A pull-up part outputs a clock signal through an output terminal in response to the signal of the first node. A first holding part maintains a signal of a second node at a high level or a low level when the signal of the first node is respectively low or high. A second holding part maintains the signal of the first node and a signal of the output terminal at a ground voltage in response to the signal of the second node or a delayed and inverted clock signal.

    摘要翻译: 上拉驱动部分通过响应于前一级或垂直启动信号之一接收导通电压而将第一节点的信号保持在高电平。 上拉部分响应于第一节点的信号通过输出端子输出时钟信号。 当第一节点的信号分别为低或高时,第一保持部件将第二节点的信号保持在高电平或低电平。 第二保持部分响应于第二节点的信号或延迟和反相的时钟信号,将第一节点的信号和输出端的信号保持在接地电压。

    METHOD OF DRIVING A GATE LINE AND GATE DRIVE CIRCUIT FOR PERFORMING THE METHOD
    3.
    发明申请
    METHOD OF DRIVING A GATE LINE AND GATE DRIVE CIRCUIT FOR PERFORMING THE METHOD 有权
    驱动门线和门驱动电路的方法,用于执行方法

    公开(公告)号:US20130002309A1

    公开(公告)日:2013-01-03

    申请号:US13612532

    申请日:2012-09-12

    IPC分类号: H03K3/00

    摘要: A pull-up driving part maintains a signal of a first node at a high level by receiving a turn-on voltage in response to one of a previous stage or a vertical start signal. A pull-up part outputs a clock signal through an output terminal in response to the signal of the first node. A first holding part maintains a signal of a second node at a high level or a low level when the signal of the first node is respectively low or high. A second holding part maintains the signal of the first node and a signal of the output terminal at a ground voltage in response to the signal of the second node or a delayed and inverted clock signal.

    摘要翻译: 上拉驱动部分通过响应于前一级或垂直启动信号之一接收导通电压而将第一节点的信号保持在高电平。 上拉部分响应于第一节点的信号通过输出端子输出时钟信号。 当第一节点的信号分别为低或高时,第一保持部件将第二节点的信号保持在高电平或低电平。 第二保持部分响应于第二节点的信号或延迟和反相的时钟信号,将第一节点的信号和输出端的信号保持在接地电压。

    Method of driving a gate line and gate drive circuit for performing the method
    4.
    发明授权
    Method of driving a gate line and gate drive circuit for performing the method 有权
    驱动用于执行该方法的栅极线和栅极驱动电路的方法

    公开(公告)号:US08565370B2

    公开(公告)日:2013-10-22

    申请号:US13612532

    申请日:2012-09-12

    IPC分类号: G11C19/00

    摘要: A pull-up driving part maintains a signal of a first node at a high level by receiving a turn-on voltage in response to one of a previous stage or a vertical start signal. A pull-up part outputs a clock signal through an output terminal in response to the signal of the first node. A first holding part maintains a signal of a second node at a high level or a low level when the signal of the first node is respectively low or high. A second holding part maintains the signal of the first node and a signal of the output terminal at a ground voltage in response to the signal of the second node or a delayed and inverted clock signal.

    摘要翻译: 上拉驱动部分通过响应于前一级或垂直启动信号之一接收导通电压而将第一节点的信号保持在高电平。 上拉部分响应于第一节点的信号通过输出端子输出时钟信号。 当第一节点的信号分别为低或高时,第一保持部件将第二节点的信号保持在高电平或低电平。 第二保持部分响应于第二节点的信号或延迟和反相的时钟信号,将第一节点的信号和输出端的信号保持在接地电压。

    Display substrate, method of manufacturing the same and display device using the display substrate
    5.
    发明授权
    Display substrate, method of manufacturing the same and display device using the display substrate 有权
    显示基板,其制造方法以及使用显示基板的显示装置

    公开(公告)号:US08111342B2

    公开(公告)日:2012-02-07

    申请号:US12129198

    申请日:2008-05-29

    IPC分类号: G02F1/136 G02F1/1335

    摘要: A display substrate that has increased aperture ratio is presented. The display substrate includes a base substrate, a first metal pattern formed on the base substrate and a gate wiring and a gate electrode. A first insulating layer is formed on the base substrate covering the first metal pattern. A second metal pattern is formed on the first insulating layer including a data wiring crossing the gate wiring, a source electrode connected to the data wiring and a drain electrode separated from the source electrode. A second insulating layer is formed on the base substrate covering the second metal pattern. A transparent electrode is formed on the second insulating layer. An organic layer is formed on the transparent electrode, and a pixel electrode is formed on the organic layer being insulated with the transparent electrode, and contacted to the drain electrode. The organic layer may comprise red, green and blue color filters.

    摘要翻译: 提出了一种具有增加孔径比的显示基板。 显示基板包括基底基板,形成在基底基板上的第一金属图案以及栅极布线和栅极电极。 在覆盖第一金属图案的基底基板上形成第一绝缘层。 在第一绝缘层上形成第二金属图案,该第一绝缘层包括与栅极布线交叉的数据布线,连接到数据布线的源电极和与源电极分离的漏电极。 在覆盖第二金属图案的基底基板上形成第二绝缘层。 在第二绝缘层上形成透明电极。 在透明电极上形成有机层,在与透明电极绝缘的有机层上形成像素电极,并与漏电极接触。 有机层可以包括红色,绿色和蓝色滤色器。

    Ripple preventing gate driving circuit and display apparatus having the same
    6.
    发明授权
    Ripple preventing gate driving circuit and display apparatus having the same 失效
    波纹防止栅极驱动电路及其显示装置

    公开(公告)号:US08264443B2

    公开(公告)日:2012-09-11

    申请号:US12241880

    申请日:2008-09-30

    IPC分类号: G09G3/36

    CPC分类号: G09G3/3677

    摘要: A gate driving circuit includes stages, the stages being cascaded and each including: a pull-up part which pulls up a gate voltage to a clock signal during a horizontal scanning period (1H); a carry part which pulls up a carry voltage to the clock signal during the horizontal scanning period (1H); a pull-up driving part connected to a control terminal (Q-node) common to the carry part and the pull-up part and which receives a previous carry voltage from a first previous stage to turn on the pull-up part and the carry part; and a ripple preventing part which prevents a ripple generated at a previous Q-node of a second previous stage based on a ripple generated at the Q-node of the carry part and the pull-up part.

    摘要翻译: 门驱动电路包括级级,级联级,每级包括:在水平扫描周期(1H)期间将门电压上拉至时钟信号的上拉部分; 在水平扫描期间(1H)中将进位电压拉入时钟信号的进位部分; 上拉驱动部分连接到与进位部分和上拉部分共同的控制端子(Q-节点),并且从上一级接收先前的进位电压以接通上拉部分和进位 部分; 以及纹波防止部,其基于在所述进位部和所述上拉部的所述Q节点处产生的波纹来防止在前一级的前一Q点产生的纹波。

    Liquid crystal display with a novel structure of thin film transistor substrate
    7.
    发明授权
    Liquid crystal display with a novel structure of thin film transistor substrate 失效
    具有薄膜晶体管基板新颖结构的液晶显示器

    公开(公告)号:US06906776B2

    公开(公告)日:2005-06-14

    申请号:US10626738

    申请日:2003-07-25

    摘要: A method for fabricating a thin film array substrate for a liquid crystal display includes steps of forming a gate line assembly and a common electrode line assembly on a first substrate. The gate line assembly includes a plurality of gate lines and gate pads, and the common electrode line assembly includes common signal lines and common electrodes. Thereafter, a gate insulating layer is formed on the first substrate, and a semiconductor pattern and an ohmic contact pattern are formed on the gate insulating layer. A data line assembly and pixel electrodes are then formed on the first substrate. The data line assembly includes a plurality of data lines, data pads, and source and drain electrodes. The pixel electrodes are connected to the drain electrodes while proceeding parallel to the common electrodes. A passivation layer is formed on the substrate. The passivation layer and the gate insulating layer are etched such that the gate pads and the data pads are exposed to the outside. At this time, the etching is performed after an assembly process where a second substrate is arranged to face the first substrate and assembled together and the passivation layer and the gate insulating layer are exposed outside of the second substrate.

    摘要翻译: 制造液晶显示器用薄膜阵列基板的方法包括在第一基板上形成栅线组合体和公共电极线组合体的工序。 栅极线组件包括多个栅极线和栅极焊盘,并且公共电极线组件包括公共信号线和公共电极。 此后,在第一基板上形成栅极绝缘层,并且在栅极绝缘层上形成半导体图案和欧姆接触图案。 然后在第一基板上形成数据线组件和像素电极。 数据线组件包括多条数据线,数据焊盘以及源极和漏极。 像素电极在平行于公共电极的同时连接到漏电极。 在衬底上形成钝化层。 蚀刻钝化层和栅极绝缘层,使得栅极焊盘和数据焊盘暴露于外部。 此时,在将第二基板布置成面对第一基板并组装在一起并且钝化层和栅极绝缘层暴露在第二基板外部的组装工艺之后进行蚀刻。

    Thin film transistor array substrate for a liquid crystal display and the method for fabricating the same

    公开(公告)号:US07130003B2

    公开(公告)日:2006-10-31

    申请号:US11126305

    申请日:2005-05-11

    摘要: A method for fabricating a thin film array substrate for a liquid crystal display includes steps of forming a gate line assembly and a common electrode line assembly on a first substrate. The gate line assembly includes a plurality of gate lines and gate pads, and the common electrode line assembly includes common signal lines and common electrodes. Thereafter, a gate insulating layer is formed on the first substrate, and a semiconductor pattern and an ohmic contact pattern are formed on the gate insulating layer. A data line assembly and pixel electrodes are then formed on the first substrate. The data line assembly includes a plurality of data lines, data pads, and source and drain electrodes. The pixel electrodes are connected to the drain electrodes while proceeding parallel to the common electrodes. A passivation layer is formed on the substrate. The passivation layer and the gate insulating layer are etched such that the gate pads and the data pads are exposed to the outside. At this time, the etching is performed after an assembly process where a second substrate is arranged to face the first substrate and assembled together and the passivation layer and the gate insulating layer are exposed outside of the second substrate.

    Thin film transistor array substrate for a liquid crystal display and the method for fabricating the same
    9.
    发明授权
    Thin film transistor array substrate for a liquid crystal display and the method for fabricating the same 有权
    液晶显示器用薄膜晶体管阵列基板及其制造方法

    公开(公告)号:US06678018B2

    公开(公告)日:2004-01-13

    申请号:US09779705

    申请日:2001-02-09

    IPC分类号: G02F1136

    摘要: A method for fabricating a thin film array substrate for a liquid crystal display includes steps of forming a gate line assembly and a common electrode line assembly on a first substrate. The gate line assembly includes a plurality of gate lines and gate pads, and the common electrode line assembly includes common signal lines and common electrodes. Thereafter, a gate insulating layer is formed on the first substrate, and a semiconductor pattern and an ohmic contact pattern are formed on the gate insulating layer. A data line assembly and pixel electrodes are then formed on the first substrate. The data line assembly includes a plurality of data lines, data pads, and source and drain electrodes. The pixel electrodes are connected to the drain electrodes while proceeding parallel to the common electrodes. A passivation layer is formed on the substrate. The passivation layer and the gate insulating layer are etched such that the gate pads and the data pads are exposed to the outside. At this time, the etching is performed after an assembly process where a second substrate is arranged to face the first substrate and assembled together and the passivation layer and the gate insulating layer are exposed outside of the second substrate.

    摘要翻译: 制造液晶显示器用薄膜阵列基板的方法包括在第一基板上形成栅线组合体和公共电极线组合体的工序。 栅极线组件包括多个栅极线和栅极焊盘,并且公共电极线组件包括公共信号线和公共电极。 此后,在第一基板上形成栅极绝缘层,并且在栅极绝缘层上形成半导体图案和欧姆接触图案。 然后在第一基板上形成数据线组件和像素电极。 数据线组件包括多条数据线,数据焊盘以及源极和漏极。 像素电极在平行于公共电极的同时连接到漏电极。 在衬底上形成钝化层。 蚀刻钝化层和栅极绝缘层,使得栅极焊盘和数据焊盘暴露于外部。 此时,在将第二基板布置成面对第一基板并组装在一起并且钝化层和栅极绝缘层暴露在第二基板外部的组装工艺之后进行蚀刻。

    Thin film transistor array panel for liquid crystal display and method for repairing the same
    10.
    发明授权
    Thin film transistor array panel for liquid crystal display and method for repairing the same 有权
    用于液晶显示器的薄膜晶体管阵列面板及其修复方法

    公开(公告)号:US06441401B1

    公开(公告)日:2002-08-27

    申请号:US09527803

    申请日:2000-03-17

    IPC分类号: H01L2900

    摘要: A gate line extending in a horizontal direction is formed on an insulating substrate, and a data line is formed perpendicular to the gate line defining a pixel of a matrix array. Pixel electrodes receiving image signals through the data line are formed in a pixel, and a thin film transistor having a gate electrode connected to the gate line, a source electrode connected to the data line, and a drain electrode connected to the pixel electrode is formed on the portion where the gate lines and the data lines intersect. A storage wire including a storage electrode line in the horizontal direction, a storage electrode connected to the storage electrode line, and at least one of the storage electrode connection portions connecting storage electrodes of neighboring pixels is formed in the same direction as the gate line. A redundant repair line overlaps and is insulated from the storage wire at one end and overlaps the storage wire or the gate wire of a neighboring pixel at the other end is formed in the same layer as the data wire. Also, a storage wire connection portion connecting the storage wires of a neighboring pixel is formed in the same layer as the pixel electrode. In this structure, if portions of the gate wire or the data wire are disconnected, the portions overlapping the disconnected wire, the storage wire, and the redundant repair line are shorted to repair an open wire defect.

    摘要翻译: 在绝缘基板上形成沿水平方向延伸的栅极线,并且垂直于限定矩阵阵列的像素的栅极线形成数据线。 通过数据线接收图像信号的像素电极形成在像素中,并且形成具有连接到栅极线的栅电极,连接到数据线的源电极和连接到像素电极的漏电极的薄膜晶体管 在栅极线和数据线相交的部分。 包括在水平方向上存储电极线的存储线,连接到存储电极线的存储电极以及连接相邻像素的存储电极的至少一个存储电极连接部分沿与栅极线相同的方向形成。 冗余维修线在一端重叠并与存储线绝缘,并与存储线重叠,另一端的相邻像素的栅极线形成在与数据线相同的层中。 此外,连接相邻像素的存储线的存储线连接部分形成在与像素电极相同的层中。 在这种结构中,如果栅极线或数据线的部分断开,与断开的线,存储线和冗余修复线重叠的部分短路以修复开路的线缺陷。