AVALANCHE ENERGY HANDLING CAPABLE III-NITRIDE TRANSISTORS
    2.
    发明申请
    AVALANCHE ENERGY HANDLING CAPABLE III-NITRIDE TRANSISTORS 审中-公开
    AVALANCHE能量处理能力III-NITRIDE晶体管

    公开(公告)号:US20150221747A1

    公开(公告)日:2015-08-06

    申请号:US14688639

    申请日:2015-04-16

    Abstract: A semiconductor device includes a GaN FET with an overvoltage clamping component electrically coupled to a drain node of the GaN FET and coupled in series to a voltage dropping component. The voltage dropping component is electrically coupled to a terminal which provides an off-state bias for the GaN FET. The overvoltage clamping component conducts insignificant current when a voltage at the drain node of the GaN FET is less than the breakdown voltage of the GaN FET and conducts significant current when the voltage rises above a safe voltage limit. The voltage dropping component is configured to provide a voltage drop which increases as current from the overvoltage clamping component increases. The semiconductor device is configured to turn on the GaN FET when the voltage drop across the voltage dropping component reaches a threshold value.

    Abstract translation: 半导体器件包括具有电耦合到GaN FET的漏极节点并且与降压部件串联耦合的过压钳位部件的GaN FET。 降压组件电耦合到为GaN FET提供截止状态偏置的端子。 当GaN FET的漏极节点处的电压小于GaN FET的击穿电压时,过电压钳位部件导通无效电流,并且当电压上升到高于安全电压限度时,导通显着的电流。 降压部件被配置为提供随着来自过电压钳位部件的电流增加而增加的电压降。 半导体器件被配置为当跨越降压元件的电压降达到阈值时接通GaN FET。

    METHOD TO FORM STEPPED DIELECTRIC FOR FIELD PLATE FORMATION
    5.
    发明申请
    METHOD TO FORM STEPPED DIELECTRIC FOR FIELD PLATE FORMATION 审中-公开
    形成用于现场板形成的步进电介质的方法

    公开(公告)号:US20140339671A1

    公开(公告)日:2014-11-20

    申请号:US14450784

    申请日:2014-08-04

    Abstract: A semiconductor device is formed with a stepped field plate over at least three sequential regions in which a total dielectric thickness under the stepped field plate is at least 10 percent thicker in each region compared to the preceding region. The total dielectric thickness in each region is uniform. The stepped field plate is formed over at least two dielectric layers, of which at least all but one dielectric layer is patterned so that at least a portion of a patterned dielectric layer is removed in one or more regions of the stepped field plate.

    Abstract translation: 半导体器件在至少三个连续区域上形成有台阶式场板,其中在阶梯式场板下的总电介质厚度与先前区域相比在每个区域中至少为10%以上。 各区域的总电介质厚度均匀。 阶梯式场板形成在至少两个电介质层上,至少两个电介质层至少形成一个电介质层,使得图案化的电介质层的至少一部分在阶梯式场板的一个或多个区域中被去除。

    LAYER TRANSFER OF SILICON ONTO III-NITRIDE MATERIAL FOR HETEROGENOUS INTEGRATION
    9.
    发明申请
    LAYER TRANSFER OF SILICON ONTO III-NITRIDE MATERIAL FOR HETEROGENOUS INTEGRATION 有权
    用于异质整合的三氧化硅材料的层转移

    公开(公告)号:US20140329370A1

    公开(公告)日:2014-11-06

    申请号:US13886652

    申请日:2013-05-03

    CPC classification number: H01L21/187 H01L21/76254 H01L21/8258

    Abstract: An integrated silicon and III-N semiconductor device may be formed by growing III-N semiconductor material on a first silicon substrate having a first orientation. A second silicon substrate with a second, different, orientation has a release layer between a silicon device film and a carrier wafer. The silicon device film is attached to the III-N semiconductor material while the silicon device film is connected to the carrier wafer through the release layer. The carrier wafer is subsequently removed from the silicon device film. A first plurality of components is formed in and/or on the silicon device film. A second plurality of components is formed in and/or on III-N semiconductor material in the exposed region. In an alternate process, a dielectric interlayer may be disposed between the silicon device film and the III-N semiconductor material in the integrated silicon and III-N semiconductor device.

    Abstract translation: 可以通过在具有第一取向的第一硅衬底上生长III-N半导体材料来形成集成的硅和III-N半导体器件。 具有第二不同取向的第二硅衬底在硅器件膜和载体晶片之间具有释放层。 硅器件膜附着到III-N半导体材料上,而硅器件膜通过释放层连接到载体晶片。 随后从硅器件膜移除载体晶片。 在硅器件膜上和/或上形成第一多个部件。 在暴露区域中的III-N半导体材料中和/或上形成第二组分。 在替代方法中,可以在集成硅和III-N半导体器件中的硅器件膜和III-N半导体材料之间设置电介质中间层。

Patent Agency Ranking