摘要:
Configuration management information having circuit configuration information for altering a circuit configuration of an FPGA (12) is stored in a memory (13), the configuration management information according to information related to an instruction group, which is supplied by a configuration management unit (11) from the outside via a signal line group (14), is read from the memory (13), and the circuit configuration of the FPGA (12) is altered according to the read configuration management information to execute processing of the instruction group so that information processing by software is replaced by information processing by hardware in real time, which increases execution speed of information processing and shortens verification time of software, enabling software development in a shorter period and with higher efficiency.
摘要:
An image signal processing method and system, which can greatly reduce the data size upon transmitting an image signal or storing the signal in a storage medium, and can obtain a high-quality image by preventing image quality after color processing from deteriorating. According to the method for processing an image signal output from an image sensing element, a compression step of compressing the image signal and an expansion step of expanding the compressed image signal are executed without executing color processing for executing at least white balance correction or correction, and the color processing is executed after completion of the compression and expansion steps, thereby preventing occurrence of block noise and high-frequency noise associated with compressing/expanding image data after the color processing of the image signal.
摘要:
To provide a data generating method, device, and program that can generate drawing data for drawing the entire general design graphic data with an accuracy of about 1 to 4 nm in a drawing method or a drawing system adapted to draw gradation-controllable spotlights in a two-dimensional array.The data generating method is a method for generating, in an exposure system having a function of irradiating multigradation-controllable spotlights in a two-dimensional array onto a photosensitive film on a substrate, gradation values of the spotlights based on design graphic data. Using reference data classified by features of a graphic and describing in advance combinations of gradation values mapped to coordinate information of a graphic, the method discriminates the feature in the design graphic data near positions of the spotlights and selects the combination of the gradation values in the reference data corresponding to coordinate information of the positions of the spotlights, thereby determining the gradation values.
摘要:
To provide a data generating method, device, and program that can generate drawing data for drawing the entire general design graphic data with an accuracy of about 1 to 4 nm in a drawing method or a drawing system adapted to draw gradation-controllable spotlights in a two-dimensional array. The data generating method is a method for generating, in an exposure system having a function of irradiating multigradation-controllable spotlights in a two-dimensional array onto a photosensitive film on a substrate, gradation values of the spotlights based on design graphic data. Using reference data classified by features of a graphic and describing in advance combinations of gradation values mapped to coordinate information of a graphic, the method discriminates the feature in the design graphic data near positions of the spotlights and selects the combination of the gradation values in the reference data corresponding to coordinate information of the positions of the spotlights, thereby determining the gradation values.
摘要:
The real time compression of moving images employing vector quantization is realized using simple hardware and with an optimal compression ratio with respect to the communication line capacity employed. In the operating system, which is provided with a first mechanism (202), comprising a plurality of groups of numerical values, a second mechanism (201), a first circuit (206), a second circuit (206), and a third circuit (210), the second circuit comprises a plurality of fourth circuits divided into two or more groups (210-213, 219, and 301), the fourth circuits have a plurality of input terminals and at least one output terminal, and a mechanism is provided having a structure wherein various signals expressing degrees of similarity are inputted into the plurality of input terminals, only that signal having the largest degree of similarity among the variety of signals expressing degrees of similarity which are inputted is outputted from the output terminal, and the output signal of a predetermined first group among the two or more groups is inputted into an input terminal of a second group, whereby only one first vector having the largest degree of similarity is selected.
摘要:
A semiconductor device capable of executing size comparison operations on a plurality of data at high speed and in real time and using simple circuitry. An inverter circuit group is used containing a plurality of inverter circuits constructed using neuron MOS transistors. Predetermined signal voltages are applied from the exterior to the first input gates of the inverter circuits, and the output signals of all inverters contained in the inverter circuit group are inputted into a first logical arithmetic circuit and a second logical arithmetic circuit, and the output signal of the first logical arithmetic circuit is inputted into a third logical arithmetic circuit controlled by the output signal of the second logical arithmetic circuit, and the output of the third logical arithmetic circuit is fed back to the second input gates of the inverter circuits contained in the inverter circuit group. Bye use of the output signals of the inverter circuit groups, the position having the maximum voltage among the signal voltages inputted into the inverter circuit groups is specified.
摘要:
A semiconductor arithmetic circuit which compares the magnitudes of a plurality of data with each other in real time by using a simple circuit. The semiconductor arithmetic circuit containing one or more neuron MOS transistors each having a plurality of input gate electrodes has an inverter circuit group of a plurality of inverter circuit each of which is constituted of neuron MOS transistors and a means for applying a prescribed signal voltage to at least one first input gate of the inverter circuit. The out put signals of all the inverters in the inverter circuit group, the output signal of a logical operation circuit generated by passing the output signals of the inverters through a multistage inverter circuit and inputting them into the logical operation circuit, or the output signal of a multistage inverter circuit generated by passing the output signal of the logical operation circuit through the multistage inverter circuit is fed back to at least one second input gate of the inverter circuit in the inverter circuit group.
摘要:
Multilevel pattern registration is achieved by modifying the shape of an exposure pattern according to deviation of the shape of a microlithographically defined pattern due to distortion produced on a substrate. A substrate to be exposed is pretreated in a given manner. The substrate is photographed to obtain image data (1). Processing for extracting feature points is performed from the image data. Results of the extraction of feature points and design pattern data to be exposed are compared (2). Processing for detecting amounts of deviations is performed (3). Using results of the processing for detecting amounts of deviations, processing for modifying shapes of images in the design pattern data is performed (4). The images obtained by the results of the processing for modifying the shapes of the images are produced as an exposure pattern by an exposure image generator (5). The exposure pattern is exposed onto the exposed substrate (6).
摘要:
A flocculant including, as a principal component, unit particles obtained by breaking down aggregates of mineral particles in a mineral raw material principally comprising fine particles of a hydrous aluminum silicate including soils or weathering products of rocks including volcanic eruptives
摘要:
A lanthanoid silicide-coated silicon carbide material whereof the surface is coated with a silicide, this silicide being a reaction product of an oxide of a lanthanoid rare earth element or yttrium with silicon carbide, or a reaction product of a compound oxide of a lanthanoid rare earth element or yttrium and silicon with silicon carbide; and a lanthanoid silicide-coated silicon carbide as above whereof the surface is further coated with an oxide of a lanthanoid rare earth element or yttrium, or with a compound oxide of a lanthanoid rare earth element or yttrium and silicon.