VARIABLE RESISTANCE MEMORY DEVICES
    3.
    发明申请
    VARIABLE RESISTANCE MEMORY DEVICES 有权
    可变电阻存储器件

    公开(公告)号:US20150214478A1

    公开(公告)日:2015-07-30

    申请号:US14457439

    申请日:2014-08-12

    IPC分类号: H01L45/00 H01L27/24

    摘要: A variable resistance memory device includes a plurality of first conductive lines, a plurality of second conductive lines, a plurality of memory cells, a plurality of first air gaps and a plurality of second air gaps. The first conductive line extends in a first direction. The second conductive line is over the first conductive line and extends in a second direction crossing the first direction. The memory cell includes a variable resistance device. The memory cell is located at an intersection region of the first conductive line and the second conductive line. The first air gap extends in the first direction between the memory cells. The second air gap extends in the second direction between the memory cells.

    摘要翻译: 可变电阻存储器件包括多个第一导线,多个第二导线,多个存储单元,多个第一气隙和多个第二气隙。 第一导线沿第一方向延伸。 第二导线在第一导线上方并且沿与第一方向交叉的第二方向延伸。 存储单元包括可变电阻器件。 存储单元位于第一导线和第二导线的交叉区域。 第一气隙在存储单元之间沿第一方向延伸。 第二气隙沿第二方向在存储单元之间延伸。

    Nonvolatile memory devices
    4.
    发明授权
    Nonvolatile memory devices 有权
    非易失性存储器件

    公开(公告)号:US08629489B2

    公开(公告)日:2014-01-14

    申请号:US13357350

    申请日:2012-01-24

    IPC分类号: H01L29/76

    摘要: A nonvolatile memory device includes a string selection transistor, a plurality of memory cell transistors, and a ground selection transistor electrically connected in series to the string selection transistor and to the pluralities of memory cell transistors. First impurity layers are formed at boundaries of the channels and the source/drain regions of the memory cell transistors. The first impurity layers are doped with opposite conductivity type impurities relative to the source/drain regions of the memory cell transistors. Second impurity layers are formed at boundaries between a channel and a drain region of the string selection transistor and between a channel and a source region of the ground selection transistor. The second impurity layers are doped with the same conductivity type impurities as the first impurity layers and have a higher impurity concentration than the first impurity layers.

    摘要翻译: 非易失性存储器件包括串选择晶体管,多个存储单元晶体管和与串选择晶体管和多个存储单元晶体管串联电连接的接地选择晶体管。 在存储单元晶体管的沟道和源极/漏极区的边界处形成第一杂质层。 相对于存储单元晶体管的源/漏区,第一杂质层掺杂有相反导电类型的杂质。 第二杂质层形成在串选择晶体管的沟道和漏极区之间的边界处,并且在地选择晶体管的沟道和源极区之间形成。 第二杂质层掺杂有与第一杂质层相同的导电类型杂质,并且具有比第一杂质层更高的杂质浓度。

    Integrated circuit memory devices having vertically arranged strings of memory cells therein and methods of operating same
    5.
    发明授权
    Integrated circuit memory devices having vertically arranged strings of memory cells therein and methods of operating same 有权
    具有垂直排列的存储器单元串的集成电路存储器件及其操作方法

    公开(公告)号:US08588001B2

    公开(公告)日:2013-11-19

    申请号:US13181037

    申请日:2011-07-12

    IPC分类号: G11C16/04

    摘要: Nonvolatile memory devices include a first NAND-type string of EEPROM cells having a first plurality of string selection transistors therein electrically connected in series within the string. This first plurality of string selection transistors includes a first plurality of depletion-mode transistors and a first enhancement-mode transistor. A second NAND-type string of EEPROM cells is provided with a second plurality of string selection transistors therein that are electrically connected in series. The second plurality of string selection transistors includes a second plurality of depletion-mode transistors and a second enhancement-mode transistor. The first enhancement-mode transistor is stacked vertically relative to one of the second plurality of depletion-mode transistors and the second enhancement-mode transistor is stacked vertically relative to one of the first plurality of depletion-mode transistors. A first string selection plug is configured to electrically connect gate electrodes of the first enhancement-mode transistor and one of the second plurality of depletion-mode transistors.

    摘要翻译: 非易失性存储器件包括第一NAND型EEPROM单元串,其具有在串中串联电连接的第一多个串选择晶体管。 该第一多个串选择晶体管包括第一多个耗尽型晶体管和第一增强型晶体管。 EEPROM单元的第二NAND型串提供有串联电连接的第二多个串选择晶体管。 第二多个串选择晶体管包括第二多个耗尽型晶体管和第二增强型晶体管。 第一增强型晶体管相对于第二多个耗尽型晶体管中的一个垂直堆叠,并且第二增强型晶体管相对于第一多个耗尽型晶体管之一垂直堆叠。 第一串选择插头被配置为电连接第一增强型晶体管的栅极和第二多个耗尽型晶体管中的一个。

    Methods of fabricating flash memory devices having shared sub active regions
    6.
    发明授权
    Methods of fabricating flash memory devices having shared sub active regions 有权
    制造具有共享子有源区的闪存器件的方法

    公开(公告)号:US08329574B2

    公开(公告)日:2012-12-11

    申请号:US13230978

    申请日:2011-09-13

    IPC分类号: H01L21/44

    摘要: Flash memory devices include a pair of elongated, closely spaced-apart main active regions in a substrate. A sub active region is also provided in the substrate, extending between the pair of elongated, closely spaced-apart main active regions. A bit line contact plug is provided on, and electrically contacting, the sub active region and being at least as wide as the sub active region. An elongated bit line is provided on, and electrically contacting, the bit line contact plug remote from the sub active region.

    摘要翻译: 闪存器件包括在衬底中的一对细长的,紧密间隔的主要有源区。 亚基活性区域还设置在基底中,在一对细长的,紧密间隔开的主活性区域之间延伸。 位线接触插头设置在子有源区上并且电接触,并且至少与次有源区一样宽。 在远离副有源区域的位线接触插头上提供细长的位线并且电接触。

    Methods of forming non-volatile memory devices including dummy word lines
    7.
    发明授权
    Methods of forming non-volatile memory devices including dummy word lines 有权
    形成包括虚拟字线的非易失性存储器件的方法

    公开(公告)号:US08198157B2

    公开(公告)日:2012-06-12

    申请号:US13236913

    申请日:2011-09-20

    CPC分类号: G11C16/0483 G11C16/3427

    摘要: A non-volatile memory device may include a semiconductor substrate including an active region at a surface thereof, a first memory cell string on the active region, and a second memory cell string on the active region. The first memory cell string may include a first plurality of word lines crossing the active region between a first ground select line and a first string select line, and about a same first spacing may be provided between adjacent ones of the first plurality of word lines. The second memory cell string may include a second plurality of word lines crossing the active region between a second ground select line and a second string select line, and about the same first spacing may be provided between adjacent ones of the second plurality of word lines. Related methods are also discussed.

    摘要翻译: 非易失性存储器件可以包括半导体衬底,其包括其表面处的有源区,有源区上的第一存储单元串和有源区上的第二存储单元串。 第一存储单元串可以包括与第一地选择线和第一串选择线之间的有源区域交叉的第一多个字线,并且可以在第一多个字线中相邻的字线之间提供约相同的第一间隔。 第二存储单元串可以包括与第二接地选择线和第二串选择线之间的有源区域交叉的第二多个字线,并且可以在相邻的第二多个字线之间提供约相同的第一间隔。 还讨论了相关方法。

    Methods Of Forming Non-Volatile Memory Devices Including Dummy Word Lines
    8.
    发明申请
    Methods Of Forming Non-Volatile Memory Devices Including Dummy Word Lines 有权
    形成包含虚拟字线的非易失性存储器件的方法

    公开(公告)号:US20120045890A1

    公开(公告)日:2012-02-23

    申请号:US13236913

    申请日:2011-09-20

    IPC分类号: H01L21/28

    CPC分类号: G11C16/0483 G11C16/3427

    摘要: A non-volatile memory device may include a semiconductor substrate including an active region at a surface thereof, a first memory cell string on the active region, and a second memory cell string on the active region. The first memory cell string may include a first plurality of word lines crossing the active region between a first ground select line and a first string select line, and about a same first spacing may be provided between adjacent ones of the first plurality of word lines. The second memory cell string may include a second plurality of word lines crossing the active region between a second ground select line and a second string select line, and about the same first spacing may be provided between adjacent ones of the second plurality of word lines. Related methods are also discussed.

    摘要翻译: 非易失性存储器件可以包括半导体衬底,其包括其表面处的有源区,有源区上的第一存储单元串和有源区上的第二存储单元串。 第一存储单元串可以包括与第一地选择线和第一串选择线之间的有源区域交叉的第一多个字线,并且可以在第一多个字线中相邻的字线之间提供约相同的第一间隔。 第二存储单元串可以包括与第二接地选择线和第二串选择线之间的有源区域交叉的第二多个字线,并且可以在相邻的第二多个字线之间提供约相同的第一间隔。 还讨论了相关方法。

    Integrated circuit memory devices having vertically arranged strings of memory cells therein and methods of operating same
    10.
    发明授权
    Integrated circuit memory devices having vertically arranged strings of memory cells therein and methods of operating same 有权
    具有垂直排列的存储器单元串的集成电路存储器件及其操作方法

    公开(公告)号:US08004893B2

    公开(公告)日:2011-08-23

    申请号:US12492209

    申请日:2009-06-26

    IPC分类号: G11C16/04

    摘要: Nonvolatile memory devices include a first NAND-type string of EEPROM cells having a first plurality of string selection transistors therein electrically connected in series within the string. This first plurality of string selection transistors includes a first plurality of depletion-mode transistors and a first enhancement-mode transistor. A second NAND-type string of EEPROM cells is also provided with a second plurality of string selection transistors therein that are electrically connected in series. The second plurality of string selection transistors includes a second plurality of depletion-mode transistors and a second enhancement-mode transistor. According to these embodiments of the invention, the first enhancement-mode transistor is stacked vertically relative to one of the second plurality of depletion-mode transistors and the second enhancement-mode transistor is stacked vertically relative to one of the first plurality of depletion-mode transistors. A first string selection plug is configured to electrically connect a gate electrode of the first enhancement-mode transistor to a gate electrode of one of the second plurality of depletion-mode transistors. Similarly, a second string selection plug is configured to electrically connect a gate electrode of the second enhancement-mode transistor to a gate electrode of one of the first plurality of depletion-mode transistors.

    摘要翻译: 非易失性存储器件包括第一NAND型EEPROM单元串,其具有在串中串联电连接的第一多个串选择晶体管。 该第一多个串选择晶体管包括第一多个耗尽型晶体管和第一增强型晶体管。 EEPROM单元的第二NAND型串还在其中设置有串联电连接的第二多个串选择晶体管。 第二多个串选择晶体管包括第二多个耗尽型晶体管和第二增强型晶体管。 根据本发明的这些实施例,第一增强型晶体管相对于第二多个耗尽型晶体管中的一个垂直堆叠,并且第二增强型晶体管相对于第一多个耗尽型晶体管之一垂直堆叠 晶体管。 第一串选择插头被配置为将第一增强型晶体管的栅极电连接到第二多个耗尽型晶体管之一的栅电极。 类似地,第二串选择插头被配置为将第二增强型晶体管的栅电极电连接到第一多个耗尽型晶体管之一的栅电极。