-
公开(公告)号:US12259578B2
公开(公告)日:2025-03-25
申请号:US18358749
申请日:2023-07-25
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsing-Kuo Hsia , Chen-Hua Yu , Kuo-Chiang Ting , Shang-Yun Hou
Abstract: A method includes forming a first photonic package, wherein forming the first photonic package includes patterning a silicon layer to form a first waveguide, wherein the silicon layer is on an oxide layer, and wherein the oxide layer is on a substrate; forming vias extending into the substrate; forming a first redistribution structure over the first waveguide and the vias, wherein the first redistribution structure is electrically connected to the vias; connecting a first semiconductor device to the first redistribution structure; removing a first portion of the substrate to form a first recess, wherein the first recess exposes the oxide layer; and filling the first recess with a first dielectric material to form a first dielectric region.
-
公开(公告)号:US20240266303A1
公开(公告)日:2024-08-08
申请号:US18635315
申请日:2024-04-15
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shang-Yun Hou , Weiming Chris Chen , Kuo-Chiang Ting , Hsien-Pin Hu , Wen-Chih Chiou , Chen-Hua Yu
IPC: H01L23/00 , H01L21/48 , H01L21/56 , H01L21/683 , H01L23/31 , H01L23/538 , H01L25/00 , H01L25/065
CPC classification number: H01L23/562 , H01L21/4853 , H01L21/4857 , H01L21/563 , H01L21/565 , H01L21/568 , H01L21/6835 , H01L23/3128 , H01L23/3135 , H01L23/5383 , H01L23/5385 , H01L23/5386 , H01L24/16 , H01L25/0655 , H01L25/50 , H01L2221/6835 , H01L2224/16227 , H01L2924/3511 , H01L2924/35121
Abstract: Embodiments include packages and methods for forming packages which include interposers having a substrate made of a dielectric material. The interposers may also include a redistribution structure over the substrate which includes metallization patterns which are stitched together in a patterning process which includes multiple lateral overlapping patterning exposures.
-
公开(公告)号:US20230395564A1
公开(公告)日:2023-12-07
申请号:US18446051
申请日:2023-08-08
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Kuan-Yu Huang , Li-Chung Kuo , Sung-Hui Huang , Shang-Yun Hou
IPC: H01L25/065 , H01L23/498 , H01L25/00 , H01L23/31 , H01L23/00
CPC classification number: H01L25/0655 , H01L23/49833 , H01L25/50 , H01L23/3185 , H01L24/32 , H01L24/73 , H01L24/33 , H01L24/92 , H01L25/18
Abstract: A method includes bonding a first package component over a second package component, dispensing a first underfill between the first package component and the second package component, and bonding a third package component over the second package component. A second underfill is between the third package component and the second package component. The first underfill and the second underfill are different types of underfills.
-
公开(公告)号:US20230387058A1
公开(公告)日:2023-11-30
申请号:US18446732
申请日:2023-08-09
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Kuan-Yu Huang , Sung-Hui Huang , Shang-Yun Hou , Shu Chia Hsu , Yu-Yun Huang , Wen-Yao Chang , Yu-Jen Cheng
IPC: H01L23/00 , H01L23/31 , H01L23/498 , H01L25/065 , H01L25/00 , H01L21/48 , H01L21/56 , H01L21/683
CPC classification number: H01L24/17 , H01L23/3128 , H01L23/49827 , H01L25/0655 , H01L24/80 , H01L23/49838 , H01L23/3135 , H01L25/50 , H01L21/486 , H01L24/08 , H01L21/565 , H01L23/562 , H01L21/563 , H01L21/6835 , H01L24/16 , H01L21/4853 , H01L2924/3511 , H01L2224/08225 , H01L2221/68331 , H01L2224/80896 , H01L2224/16227 , H01L2224/17517 , H01L2224/80895
Abstract: In an embodiment, an interposer has a first side, a first integrated circuit device attached to the first side of the interposer with a first set of conductive connectors, each of the first set of conductive connectors having a first height, a first die package attached to the first side of the interposer with a second set of conductive connectors, the second set of conductive connectors including a first conductive connector and a second conductive connector, the first conductive connector having a second height, the second conductive connector having a third height, the third height being different than the second height, a first dummy conductive connector being between the first side of the interposer and the first die package, an underfill disposed beneath the first integrated circuit device and the first die package, and an encapsulant disposed around the first integrated circuit device and the first die package.
-
公开(公告)号:US11747563B2
公开(公告)日:2023-09-05
申请号:US17818845
申请日:2022-08-10
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Hsing-Kuo Hsia , Chen-Hua Yu , Kuo-Chiang Ting , Shang-Yun Hou
CPC classification number: G02B6/13 , G02B6/12002 , G02B6/124 , G02B2006/12107
Abstract: A method includes forming a first photonic package, wherein forming the first photonic package includes patterning a silicon layer to form a first waveguide, wherein the silicon layer is on an oxide layer, and wherein the oxide layer is on a substrate; forming vias extending into the substrate; forming a first redistribution structure over the first waveguide and the vias, wherein the first redistribution structure is electrically connected to the vias; connecting a first semiconductor device to the first redistribution structure; removing a first portion of the substrate to form a first recess, wherein the first recess exposes the oxide layer; and filling the first recess with a first dielectric material to form a first dielectric region.
-
6.
公开(公告)号:US11569156B2
公开(公告)日:2023-01-31
申请号:US16798404
申请日:2020-02-23
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Kuan-Yu Huang , Sung-Hui Huang , Shang-Yun Hou
IPC: H01L23/498 , H01L21/48 , H01L23/053 , H01L23/00 , H01L23/538
Abstract: A semiconductor device includes a circuit substrate, a semiconductor package, connective terminals and supports. The circuit substrate has a first side and a second side opposite to the first side. The semiconductor package is connected to the first side of the circuit substrate. The connective terminals are located on the second side of the circuit substrate and are electrically connected to the semiconductor package via the circuit substrate. The supports are located on the second side of the circuit substrate beside the connective terminals. A material of the supports has a melting temperature higher than a melting temperature of the connective terminals.
-
公开(公告)号:US20230014813A1
公开(公告)日:2023-01-19
申请号:US17952681
申请日:2022-09-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chen-Hua Yu , Hsing-Kuo Hsia , Sung-Hui Huang , Kuan-Yu Huang , Kuo-Chiang Ting , Shang-Yun Hou , Chi-Hsi Wu
Abstract: A structure including a photonic integrated circuit die, an electric integrated circuit die, a semiconductor dam, and an insulating encapsulant is provided. The photonic integrated circuit die includes an optical input/output portion and a groove located in proximity of the optical input/output portion, wherein the groove is adapted for lateral insertion of at least one optical fiber. The electric integrated circuit die is disposed over and electrically connected to the photonic integrated circuit die. The semiconductor dam is disposed over the photonic integrated circuit die. The insulating encapsulant is disposed over the photonic integrated circuit die and laterally encapsulates the electric integrated circuit die and the semiconductor dam.
-
公开(公告)号:US11552054B2
公开(公告)日:2023-01-10
申请号:US16916098
申请日:2020-06-29
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Wei-Ting Lin , Ping-Kang Huang , Sao-Ling Chiu , Shang-Yun Hou
Abstract: A package structure includes a semiconductor device, a circuit substrate and a heat dissipating lid. The semiconductor device includes a semiconductor die. The circuit substrate is bonded to and electrically coupled to the semiconductor device. The heat dissipating lid is bonded to the circuit substrate and thermally coupled to the semiconductor device, where the semiconductor device is located in a space confined by the heat dissipating lid and the circuit substrate. The heat dissipating lid includes a cover portion and a flange portion bonded to a periphery of the cover portion. The cover portion has a first surface and a second surface opposite to the first surface, where the cover portion includes a recess therein, the recess has an opening at the second surface, and a thickness of the recess is less than a thickness of the cover portion, where the recess is part of the space.
-
公开(公告)号:US20220367413A1
公开(公告)日:2022-11-17
申请号:US17383911
申请日:2021-07-23
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Kuan-Yu Huang , Li-Chung Kuo , Sung-Hui Huang , Shang-Yun Hou
IPC: H01L25/065 , H01L23/00 , H01L23/498 , H01L25/00 , H01L23/31
Abstract: A method includes bonding a first package component over a second package component, dispensing a first underfill between the first package component and the second package component, and bonding a third package component over the second package component. A second underfill is between the third package component and the second package component. The first underfill and the second underfill are different types of underfills.
-
公开(公告)号:US20220367362A1
公开(公告)日:2022-11-17
申请号:US17873876
申请日:2022-07-26
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shang-Yun Hou , Hsien-Pin Hu
IPC: H01L23/538 , H01L23/498 , H01L21/48 , H01L21/56 , H01L23/31
Abstract: Semiconductor devices and methods of manufacture are provided. In embodiments the semiconductor device includes a substrate, a first interposer bonded to the substrate, a second interposer bonded to the substrate, a bridge component electrically connecting the first interposer to the second interposer, two or more first dies bonded to the first interposer; and two or more second dies bonded to the second interposer.
-
-
-
-
-
-
-
-
-