-
公开(公告)号:US08553461B2
公开(公告)日:2013-10-08
申请号:US13585389
申请日:2012-08-14
申请人: Violante Moschiano , Frankie Roohparvar , Giovanni Santin , Vishal Sarin , Allahyar Vahidimowlavi , Tommaso Vali
发明人: Violante Moschiano , Frankie Roohparvar , Giovanni Santin , Vishal Sarin , Allahyar Vahidimowlavi , Tommaso Vali
IPC分类号: G11C7/00
CPC分类号: G11C16/10 , G11C11/404 , G11C11/5628 , G11C16/3404
摘要: This disclosure concerns memory kink compensation. One method embodiment includes applying a number of sequentially incrementing programming pulses to a memory cell, with the sequential programming pulses incrementing by a first programming pulse step voltage magnitude. A seeding voltage is applied after applying the number of sequentially incrementing programming pulses. A next programming pulse is applied after applying the seeding voltage, with the next programming pulse being adjusted relative to a preceding one of the sequentially incrementing programming pulses by a second programming pulse step voltage magnitude. The second programming pulse step voltage magnitude can be less than the first programming pulse step voltage magnitude.
-
公开(公告)号:US08243521B2
公开(公告)日:2012-08-14
申请号:US12631606
申请日:2009-12-04
申请人: Violante Moschiano , Frankie Roohparvar , Giovanni Santin , Vishal Sarin , Allahyar Vahidimowlavi , Tommaso Vali
发明人: Violante Moschiano , Frankie Roohparvar , Giovanni Santin , Vishal Sarin , Allahyar Vahidimowlavi , Tommaso Vali
IPC分类号: G11C16/04
CPC分类号: G11C16/10 , G11C11/404 , G11C11/5628 , G11C16/3404
摘要: This disclosure concerns memory kink compensation. One method embodiment includes applying a number of sequentially incrementing programming pulses to a memory cell, with the sequential programming pulses incrementing by a first programming pulse step voltage magnitude. A seeding voltage is applied after applying the number of sequentially incrementing programming pulses. A next programming pulse is applied after applying the seeding voltage, with the next programming pulse being adjusted relative to a preceding one of the sequentially incrementing programming pulses by a second programming pulse step voltage magnitude. The second programming pulse step voltage magnitude can be less than the first programming pulse step voltage magnitude.
摘要翻译: 本公开涉及存储器扭结补偿。 一个方法实施例包括将多个顺序递增的编程脉冲施加到存储器单元,其中顺序编程脉冲通过第一编程脉冲阶跃电压幅度递增。 在施加顺序递增的编程脉冲数之后施加接种电压。 在施加播种电压之后施加下一个编程脉冲,其中下一个编程脉冲相对于先前的一个顺序递增的编程脉冲通过第二编程脉冲阶跃电压幅度被调整。 第二个编程脉冲阶跃电压幅度可以小于第一个编程脉冲阶跃电压幅度。
-
公开(公告)号:US20120307564A1
公开(公告)日:2012-12-06
申请号:US13585389
申请日:2012-08-14
申请人: Violante Moschiano , Frankie F. Roohparvar , Giovanni Santin , Vishal Sarin , Allahyar Vahidimowlavi , Tommaso Vali
发明人: Violante Moschiano , Frankie F. Roohparvar , Giovanni Santin , Vishal Sarin , Allahyar Vahidimowlavi , Tommaso Vali
IPC分类号: G11C16/04
CPC分类号: G11C16/10 , G11C11/404 , G11C11/5628 , G11C16/3404
摘要: This disclosure concerns memory kink compensation. One method embodiment includes applying a number of sequentially incrementing programming pulses to a memory cell, with the sequential programming pulses incrementing by a first programming pulse step voltage magnitude. A seeding voltage is applied after applying the number of sequentially incrementing programming pulses. A next programming pulse is applied after applying the seeding voltage, with the next programming pulse being adjusted relative to a preceding one of the sequentially incrementing programming pulses by a second programming pulse step voltage magnitude. The second programming pulse step voltage magnitude can be less than the first programming pulse step voltage magnitude.
摘要翻译: 本公开涉及存储器扭结补偿。 一个方法实施例包括将多个顺序递增的编程脉冲施加到存储器单元,其中顺序编程脉冲通过第一编程脉冲阶跃电压幅度递增。 在施加顺序递增的编程脉冲数之后施加接种电压。 在施加播种电压之后施加下一个编程脉冲,其中下一个编程脉冲相对于先前的一个顺序递增的编程脉冲通过第二编程脉冲阶跃电压幅度被调整。 第二个编程脉冲阶跃电压幅度可以小于第一个编程脉冲阶跃电压幅度。
-
公开(公告)号:US20110134701A1
公开(公告)日:2011-06-09
申请号:US12631606
申请日:2009-12-04
申请人: Violante Moschiano , Frankie F. Roohparvar , Giovanni Santin , Vishal Sarin , Allahyar Vahidimowlavi , Tommaso Vali
发明人: Violante Moschiano , Frankie F. Roohparvar , Giovanni Santin , Vishal Sarin , Allahyar Vahidimowlavi , Tommaso Vali
IPC分类号: G11C16/12
CPC分类号: G11C16/10 , G11C11/404 , G11C11/5628 , G11C16/3404
摘要: This disclosure concerns memory kink compensation. One method embodiment includes applying a number of sequentially incrementing programming pulses to a memory cell, with the sequential programming pulses incrementing by a first programming pulse step voltage magnitude. A seeding voltage is applied after applying the number of sequentially incrementing programming pulses. A next programming pulse is applied after applying the seeding voltage, with the next programming pulse being adjusted relative to a preceding one of the sequentially incrementing programming pulses by a second programming pulse step voltage magnitude. The second programming pulse step voltage magnitude can be less than the first programming pulse step voltage magnitude.
摘要翻译: 本公开涉及存储器扭结补偿。 一个方法实施例包括将多个顺序递增的编程脉冲施加到存储器单元,其中顺序编程脉冲通过第一编程脉冲阶跃电压幅度递增。 在施加顺序递增的编程脉冲数之后施加接种电压。 在施加播种电压之后施加下一个编程脉冲,其中下一个编程脉冲相对于先前的一个顺序递增的编程脉冲通过第二编程脉冲步长电压幅度被调整。 第二个编程脉冲阶跃电压幅度可以小于第一个编程脉冲阶跃电压幅度。
-
公开(公告)号:US08395939B2
公开(公告)日:2013-03-12
申请号:US13090754
申请日:2011-04-20
IPC分类号: G11C11/34
CPC分类号: G11C16/04 , G11C16/0483 , G11C16/06 , G11C16/10 , G11C16/26 , G11C29/76 , G11C29/789 , G11C29/82 , G11C2211/5621 , G11C2211/5642
摘要: In one or more of the disclosed embodiments, a read operation is compensated for back pattern effect. A bit line current is generated by a read operation that biases the word lines. As part of a back pattern effect measurement phase, at predetermined time intervals an indication of the discharge status of the bit line is stored in a latch of a set of N latches coupled to each bit line. At the end of the measurement phase, the set of latches contains a multiple bit word that is an indication of the back pattern effect experienced by that particular series string of memory cells. This back pattern effect indication is used in subsequent read operations to adjust the timing of the operation.
摘要翻译: 在所公开的一个或多个实施例中,读取操作被补偿以用于背面图案效果。 通过偏置字线的读取操作产生位线电流。 作为背景图案效果测量阶段的一部分,在预定的时间间隔,将位线的放电状态的指示存储在耦合到每个位线的一组N个锁存器的锁存器中。 在测量阶段结束时,锁存器组包含一个多位字,它是该特定串行存储单元所经历的反向图案效应的指示。 这种背面图案效果指示用于随后的读取操作以调整操作的时间。
-
公开(公告)号:US08233329B2
公开(公告)日:2012-07-31
申请号:US12365589
申请日:2009-02-04
IPC分类号: G11C11/34
CPC分类号: G11C16/3427 , G11C11/5628 , G11C16/10 , G11C16/3418 , G11C27/02 , G11C2211/5642 , G11C2211/5646
摘要: Methods of programming a memory, memory devices, and systems are disclosed, for example. In one such method, each data line of a memory to be programmed is biased differently depending upon whether one or more of the data lines adjacent the data line are inhibited. In one such system, a connection circuit provides data corresponding to the inhibit status of a target data line to page buffers associated with data lines adjacent to the target data line.
摘要翻译: 例如,公开了存储器,存储器件和系统的编程方法。 在一种这样的方法中,根据是否禁止与数据线相邻的一条或多条数据线,要编程的存储器的每条数据线被不同地偏置。 在一个这样的系统中,连接电路将对应于目标数据线的禁止状态的数据提供给与与目标数据线相邻的数据线相关联的寻呼缓冲器。
-
公开(公告)号:US08638624B2
公开(公告)日:2014-01-28
申请号:US13561248
申请日:2012-07-30
IPC分类号: G11C7/00
CPC分类号: G11C16/3427 , G11C11/5628 , G11C16/10 , G11C16/3418 , G11C27/02 , G11C2211/5642 , G11C2211/5646
摘要: Methods of programming a memory, memory devices, and systems are disclosed, for example. In one such method, each data line of a memory to be programmed is biased differently depending upon whether one or more of the data lines adjacent the data line are inhibited. In one such system, a connection circuit provides data corresponding to the inhibit status of a target data line to page buffers associated with data lines adjacent to the target data line.
摘要翻译: 例如,公开了存储器,存储器件和系统的编程方法。 在一种这样的方法中,根据是否禁止与数据线相邻的一条或多条数据线,要编程的存储器的每条数据线被不同地偏置。 在一个这样的系统中,连接电路将对应于目标数据线的禁止状态的数据提供给与与目标数据线相邻的数据线相关联的寻呼缓冲器。
-
公开(公告)号:US08593876B2
公开(公告)日:2013-11-26
申请号:US13085611
申请日:2011-04-13
CPC分类号: G11C16/0483 , G11C16/26
摘要: Methods of operating memory devices, generating reference currents in memory devices, and sensing data states of memory cells in a memory device are disclosed. One such method includes generating reference currents utilized in sense amplifier circuitry to manage leakage currents while performing a sense operation within a memory device. Another such method activates one of two serially coupled transistors along with activating and deactivating the second transistor serially coupled with the first transistor thereby regulating a current through both serially coupled transistors and establishing a particular reference current.
摘要翻译: 公开了在存储器件中操作存储器件,产生存储器件中的参考电流以及感测存储器单元的数据状态的方法。 一种这样的方法包括产生在读出放大器电路中使用的参考电流,以在存储器件内进行感测操作的同时管理泄漏电流。 另一种这样的方法激活两个串联耦合晶体管中的一个,同时激活和去激活与第一晶体管串联耦合的第二晶体管,从而调节通过两个串联耦合的晶体管的电流并建立特定的参考电流。
-
公开(公告)号:US08804432B2
公开(公告)日:2014-08-12
申请号:US13454381
申请日:2012-04-24
摘要: Methods for sensing, memory devices, and memory systems are disclosed. One such method for sensing includes charging bit lines of an all bit line architecture to a precharge voltage, selecting a word line, and performing a sense operation on the bit lines. After the sense operation on the memory cells of the first selected word line is complete, the precharge voltage is maintained on the bit lines while a second word line is selected.
摘要翻译: 公开了用于感测,存储器件和存储器系统的方法。 一种用于感测的方法包括将全位线架构的位线充电到预充电电压,选择字线以及对位线进行感测操作。 在对第一选定字线的存储单元进行感测操作完成之后,在选择第二字线的同时,在位线上保持预充电电压。
-
公开(公告)号:US20130028022A1
公开(公告)日:2013-01-31
申请号:US13190911
申请日:2011-07-26
IPC分类号: G11C16/10
CPC分类号: G11C16/3436 , G11C11/5628 , G11C16/10 , G11C16/26 , G11C16/34 , G11C16/3418 , G11C16/3422
摘要: Methods for determining a program window and memory devices are disclosed. One such method for determining the program window measures an amount of program disturb experienced by a particular state and determines the program window responsive to the amount of program disturb.
摘要翻译: 公开了用于确定程序窗口和存储器件的方法。 用于确定程序窗口的一种这样的方法测量由特定状态经历的程序干扰量,并且响应于程序干扰量确定程序窗口。
-
-
-
-
-
-
-
-
-