ATOMIC MEMORY DEVICE
    6.
    发明公开
    ATOMIC MEMORY DEVICE 审中-公开
    核存储设备

    公开(公告)号:EP2467852A1

    公开(公告)日:2012-06-27

    申请号:EP10810321.9

    申请日:2010-06-17

    申请人: Rambus Inc.

    IPC分类号: G11C8/04 G11C7/10 G11C7/22

    摘要: A memory access command, column address and plurality of write data values are received within an integrated-circuit memory chip via external signaling links. In response to the memory access command, the integrated-circuit memory chip (i) decodes the column address to select address-specified sense amplifiers from among a plurality of sense amplifiers that constitute a sense amplifier bank, (ii) reads first data, constituted by a plurality of read data values, out of the address-specified sense amplifiers, and (iii) overwrites the first data within the address-specified sense amplifiers with second data constituted by one or more of the write data values and by one or more of the read data values.

    Non volatile logic devices using magnetic tunnel junctions
    8.
    发明公开
    Non volatile logic devices using magnetic tunnel junctions 有权
    Nichtflüchtigelogische Vorrichtungen mitMagnettunnelübergängen

    公开(公告)号:EP2330594A1

    公开(公告)日:2011-06-08

    申请号:EP10290278.0

    申请日:2010-05-26

    IPC分类号: G11C8/04 G11C11/56 G11C19/02

    摘要: The present disclosures concerns a register cell (1) comprising a differential amplifying portion (2) containing a first inverter (3) coupled to a second inverter (3') such as to form an unbalanced flip-flop circuit; a first and second bit line (BL0, BL1) connected to one end of the first and second inverter (3, 3'), respectively; and a first and second source line (SL0, SL1) connected to the other end of the first and second inverter (3, 3'), respectively; characterized by the register cell (1) further comprising a first and second magnetic tunnel junction (6, 6') electrically connected to the other end of the first and second inverter (3, 3'), respectively. The shift register disclosed herein can be made smaller than conventional shift registers and power consumption during the write and read operation of the shift registers can be low. The shift register disclosed herein can be made smaller than conventional shift registers and power consumption during the write and read operation of the shift registers can be low.

    摘要翻译: 本公开涉及一种寄存器单元(1),包括:差分放大部分(2),包含耦合到第二反相器(3')的第一反相器(3),以形成不平衡触发器电路; 分别连接到第一和第二逆变器(3,3')的一端的第一和第二位线(BL0,BL1) 以及分别连接到第一和第二逆变器(3,3')的另一端的第一和第二源极线(SL0,SL1) 其特征在于寄存器单元(1)还包括分别电连接到第一和第二逆变器(3,3')的另一端的第一和第二磁性隧道结(6,6')。 这里公开的移位寄存器可以比传统的移位寄存器小,并且在移位寄存器的写入和读取操作期间的功耗可能很低。 这里公开的移位寄存器可以比传统的移位寄存器小,并且在移位寄存器的写入和读取操作期间的功耗可能很低。