Semiconductor memory input/output device
    1.
    发明授权
    Semiconductor memory input/output device 有权
    半导体存储器输入/输出装置

    公开(公告)号:US08009504B2

    公开(公告)日:2011-08-30

    申请号:US12339389

    申请日:2008-12-19

    IPC分类号: G11C8/00

    摘要: A semiconductor memory input/output device includes selection pads used to input and output signals for multiple operation modes and having multiple functions, a control signal generator for outputting setting signals and a mask control signal, a lower input/output unit including a lower output buffer for outputting a read data strobe signal to a selection pad and a lower input buffer for receiving a lower data mask signal from the selection pad, and selecting one operation of the lower output buffer and the lower input buffer, and an upper input/output unit including an upper output buffer for outputting an inverted read data strobe signal to the second selection pad and an upper input buffer for receiving an upper data mask signal from the second selection pad, and selecting one operation of the upper output buffer and the upper input buffer.

    摘要翻译: 半导体存储器输入/输出装置包括用于输入和输出用于多个操作模式的信号并具有多个功能的选择焊盘,用于输出设置信号的控制信号发生器和掩模控制信号,包括下部输出缓冲器 用于将选择焊盘的读取数据选通信号输出到选择焊盘的下部数据屏蔽信号,以及选择下部输出缓冲器和下部输入缓冲器的一个动作,以及上部输入输出部 包括用于向第二选择焊盘输出反转的读数据选通信号的上输出缓冲器和用于从第二选择焊盘接收上数据掩码信号的上输入缓冲器,以及选择上输出缓冲器和上输入缓冲器的一个操作 。

    Semiconductor memory device
    2.
    发明授权
    Semiconductor memory device 有权
    半导体存储器件

    公开(公告)号:US07697348B2

    公开(公告)日:2010-04-13

    申请号:US12366357

    申请日:2009-02-05

    申请人: Ho-Youb Cho

    发明人: Ho-Youb Cho

    IPC分类号: G11C7/10

    摘要: A first input buffer receives sequentially inputted first data. A first data selector selectively transfers the first data from the first input buffer in accordance with a data input mode. A first data alignment circuit aligns and outputs the data from the first data selector. A second input buffer receives sequentially inputted second data in accordance with the data input mode. A second data selector selectively transfers the data of the first input buffer or of the second input buffer, in accordance with the data input mode. A first data alignment circuit aligns and outputs the data from the second data selector.

    摘要翻译: 第一输入缓冲器接收顺序输入的第一数据。 第一数据选择器根据数据输入模式选择性地传送来自第一输入缓冲器的第一数据。 第一数据对准电路对准并输出来自第一数据选择器的数据。 第二输入缓冲器根据数据输入模式接收顺序输入的第二数据。 第二数据选择器根据数据输入模式选择性地传送第一输入缓冲器或第二输入缓冲器的数据。 第一数据对准电路对准并输出来自第二数据选择器的数据。

    SEMICONDUCTOR MEMORY DEVICE AND METHOD FOR GENERATING PIPE-IN SIGNAL THEREOF
    3.
    发明申请
    SEMICONDUCTOR MEMORY DEVICE AND METHOD FOR GENERATING PIPE-IN SIGNAL THEREOF 失效
    半导体存储器件及其产生管道信号的方法

    公开(公告)号:US20090257291A1

    公开(公告)日:2009-10-15

    申请号:US12164393

    申请日:2008-06-30

    IPC分类号: G11C7/22

    CPC分类号: G11C7/1039 G11C11/4076

    摘要: A semiconductor memory device includes a preliminary signal generator configured to output a preliminary pipe-in signal enabled when a read command is applied. A delay unit is configured to delay the preliminary pipe-in signal and output the delayed preliminary pipe-in signal to match the timing of output data. A pipe-in signal generator generates a pipe-in signals that are enabled between a predetermined enable point and a next enable point of the delayed preliminary pipe-in signal output.

    摘要翻译: 一种半导体存储器件,包括一个初步信号发生器,被配置为当应用读命令时输出启用的初级管入信号。 延迟单元被配置为延迟初始管入信号并输出​​延迟的初级管入信号以匹配输出数据的定时。 管入信号发生器产生在延迟的预管道输入信号输出的预定启用点和下一个使能点之间启用的管道输入信号。

    Semiconductor memory device
    4.
    发明授权
    Semiconductor memory device 有权
    半导体存储器件

    公开(公告)号:US07573757B2

    公开(公告)日:2009-08-11

    申请号:US12073294

    申请日:2008-03-04

    IPC分类号: G11C11/063

    摘要: Disclosed herein is a semiconductor memory device for reducing a current consumption used for operating a write command or a read command. The semiconductor memory device includes a global data latch unit for latching a global data loaded on a global data line in response to a first write enable signal to thereby generate a global latch data; a local data write driving unit for receiving the global latch data to output a local data to a local data line in response to a second write enable signal; and a write driver control unit for generating the first write enable signal and the second write enable signal to inactivate the first write enable signal when a write operation is not performed.

    摘要翻译: 这里公开了一种用于减少用于操作写入命令或读取命令的电流消耗的半导体存储器件。 半导体存储器件包括全局数据锁​​存单元,用于响应于第一写使能信号来锁存加载在全局数据线上的全局数据,从而生成全局锁存数据; 本地数据写驱动单元,用于接收全局锁存数据,以响应于第二写使能信号将本地数据输出到本地数据线; 以及写入驱动器控制单元,用于在不执行写入操作时产生第一写入使能信号和第二写入使能信号以使第一写入使能信号失活。

    On-die-termination control circuit and method
    5.
    发明申请
    On-die-termination control circuit and method 有权
    片上终端控制电路及方法

    公开(公告)号:US20090153186A1

    公开(公告)日:2009-06-18

    申请号:US12157298

    申请日:2008-06-09

    IPC分类号: H03K19/003

    CPC分类号: H04L25/0292

    摘要: On-die-termination control circuit includes a clock generator configured to generate shift clocks in response to an on/off control signal; and a shift register configured to delay the on/off control signal in synchronization with the shift clocks to control on/off timing of an ODT operation.

    摘要翻译: 片上终端控制电路包括:时钟发生器,被配置为响应于开/关控制信号产生移位时钟; 以及移位寄存器,被配置为与所述移位时钟同步地延迟所述接通/断开控制信号,以控制ODT操作的开/关定时。

    Semiconductor memory device
    6.
    发明授权
    Semiconductor memory device 有权
    半导体存储器件

    公开(公告)号:US07359256B2

    公开(公告)日:2008-04-15

    申请号:US11312610

    申请日:2005-12-21

    IPC分类号: G11C7/00

    摘要: Disclosed herein is a semiconductor memory device for reducing a current consumption used for operating a write command or a read command. The semiconductor memory device includes a global data latch unit for latching a global data loaded on a global data line in response to a first write enable signal to thereby generate a global latch data; a local data write driving unit for receiving the global latch data to output a local data to a local data line in response to a second write enable signal; and a write driver control unit for generating the first write enable signal and the second write enable signal to inactivate the first write enable signal when a write operation is not performed.

    摘要翻译: 这里公开了一种用于减少用于操作写入命令或读取命令的电流消耗的半导体存储器件。 半导体存储器件包括全局数据锁​​存单元,用于响应于第一写使能信号来锁存加载在全局数据线上的全局数据,从而生成全局锁存数据; 本地数据写驱动单元,用于接收全局锁存数据,以响应于第二写使能信号将本地数据输出到本地数据线; 以及写入驱动器控制单元,用于在不执行写入操作时产生第一写入使能信号和第二写入使能信号以使第一写入使能信号失活。

    Pipe latch device of semiconductor memory device
    7.
    发明申请
    Pipe latch device of semiconductor memory device 有权
    半导体存储器件的锁闩装置

    公开(公告)号:US20070070676A1

    公开(公告)日:2007-03-29

    申请号:US11477384

    申请日:2006-06-30

    IPC分类号: G11C19/00

    摘要: A pipe latch device includes an output controller for outputting first and second output control signal groups based on a DLL clock signal and a driving signal; an input controller for generating an input control signal group; and a pipe latch unit for latching data on a data line when a corresponding input control signal is activated, and outputting latched data when a corresponding output control signal is activated, wherein the output controller includes a plurality of shifters, each for delaying an input data signal by half clock and one clock to output a first and second output signals in synchronization with the DLL clock signal and the driving signal; and a plurality of output control signal drivers for outputting the first and second output control signal groups based on the first and second output signals.

    摘要翻译: 管闩锁装置包括:输出控制器,用于基于DLL时钟信号和驱动信号输出第一和第二输出控制信号组; 用于产生输入控制信号组的输入控制器; 以及管锁存单元,用于当相应的输入控制信号被激活时将数据锁存在数据线上,并且当相应的输出控制信号被激活时输出锁存的数据,其中输出控制器包括多个移位器,每个移位器用于延迟输入数据 信号通过半时钟和一个时钟与DLL时钟信号和驱动信号同步地输出第一和第二输出信号; 以及多个输出控制信号驱动器,用于基于第一和第二输出信号输出第一和第二输出控制信号组。

    Local input/output line precharge circuit of semiconductor memory device
    8.
    发明授权
    Local input/output line precharge circuit of semiconductor memory device 失效
    半导体存储器件本地输入/输出线预充电电路

    公开(公告)号:US07161860B2

    公开(公告)日:2007-01-09

    申请号:US11115373

    申请日:2005-04-27

    IPC分类号: G11C7/00

    CPC分类号: G11C7/12

    摘要: A local input/output line precharge circuit of a semiconductor memory device comprises a precharge control unit, an equalization unit and a data output unit. The precharge control unit outputs a precharge control signal to precharge a pair of local input/output lines in response to a continuous write signal activated when a write operation continues. The equalization unit precharges and equalizing the pair of local input/output lines in response to the precharge control signal. The data output unit outputs data signals of a pair of global input/output lines to the pair of local input/output lines in response to output signal from the equalization unit. In the circuit, a local input/output line precharge operation is not performed at a continuous write mode, thereby reducing current consumption.

    摘要翻译: 半导体存储器件的本地输入/输出线预充电电路包括预充电控制单元,均衡单元和数据输出单元。 预充电控制单元输出预充电控制信号,以便在写入操作继续时响应于激活的连续写入信号对一对本地输入/输出线进行预充电。 均衡单元响应于预充电控制信号对一对本地输入/输出线进行预充电和均衡。 数据输出单元响应于来自均衡单元的输出信号,将一对全局输入/输出线的数据信号输出到一对本地输入/输出线。 在该电路中,在连续写入模式下不执行局部输入/输出线预充电操作,从而减少电流消耗。

    Circuit for generating data strobe signal in semiconductor device and method thereof
    9.
    发明授权
    Circuit for generating data strobe signal in semiconductor device and method thereof 有权
    用于在半导体器件中产生数据选通信号的电路及其方法

    公开(公告)号:US07068549B2

    公开(公告)日:2006-06-27

    申请号:US10878755

    申请日:2004-06-28

    申请人: Ho Youb Cho

    发明人: Ho Youb Cho

    IPC分类号: G11C7/00

    摘要: Provided is directed to a circuit for generating a DQS signal in a semiconductor memory device which includes: a DQS data generation unit for generating a DQS preamble signal and a DQS data, signals earlier than a CAS latency; a DQS output control signal generation unit for generating a control signal to drive the DQS preamble signal out before the CAS latency and to drive the DQS data out after the CAS latency; a DQS driver for driving the DQS preamble signal and a rising data of the DQS data from the DQS data generation unit according to a rising clock of the DQS output control signal generation unit, and driving a falling data from the DQS data generation unit according to a falling clock of the DQS output control signal generation unit.

    摘要翻译: 本发明提供一种用于在半导体存储器件中产生DQS信号的电路,该电路包括:用于产生DQS前导信号和DQS数据的DQS数据产生单元,该信号早于CAS延迟; DQS输出控制信号生成单元,用于在CAS等待时间之前产生驱动DQS前导码信号的控制信号,并在CAS等待时间之后驱动DQS数据; 根据DQS输出控制信号生成单元的上升时钟,驱动DQS前导码信号的DQS驱动器和来自DQS数据生成部的DQS数据的上升数据,根据DQS数据生成部的下降数据,根据 DQS输出控制信号发生单元的下降时钟。

    Semiconductor memory device having repair circuit
    10.
    发明申请
    Semiconductor memory device having repair circuit 失效
    具有修复电路的半导体存储器件

    公开(公告)号:US20050162945A1

    公开(公告)日:2005-07-28

    申请号:US11015419

    申请日:2004-12-20

    IPC分类号: G11C7/00 G11C29/00

    CPC分类号: G11C29/808

    摘要: A semiconductor memory device, including: a plurality of banks each of which includes a plurality of memory cells, a plurality of redundancy memory cells for replacing a defective memory cell and a repair circuit, having a plurality of fuse sets, for substituting an address to thereby access the redundancy memory cell instead of the defective memory cell; and a common repair circuit, having a plurality of fuse sets, for substituting the address in order to replace the defective memory cell with the redundancy memory cell included in any of the plurality of banks.

    摘要翻译: 一种半导体存储器件,包括:多个存储体,每个存储体包括多个存储单元,用于替换有缺陷存储单元的多个冗余存储单元和具有多个熔丝组的修复电路,用于将地址替换为 从而访问冗余存储单元而不是有缺陷的存储单元; 以及具有多个熔丝组的通用修复电路,用于代替所述地址以便用所述多个存储体中的任一个中包含的所述冗余存储单元替换所述有缺陷的存储单元。