-
公开(公告)号:US11973143B2
公开(公告)日:2024-04-30
申请号:US16368088
申请日:2019-03-28
Applicant: Intel Corporation
Inventor: Ryan Keech , Benjamin Chu-Kung , Subrina Rafique , Devin Merrill , Ashish Agrawal , Harold Kennel , Yang Cao , Dipanjan Basu , Jessica Torres , Anand Murthy
IPC: H01L21/84 , H01L21/02 , H01L29/08 , H01L29/10 , H01L29/165 , H01L29/167 , H01L29/45 , H01L29/66 , H01L29/78
CPC classification number: H01L29/7848 , H01L21/02532 , H01L21/02579 , H01L29/0847 , H01L29/1054 , H01L29/165 , H01L29/167 , H01L29/45 , H01L29/66515 , H01L29/66545 , H01L29/66795 , H01L29/7851
Abstract: Integrated circuit structures having source or drain structures and germanium N-channels are described. In an example, an integrated circuit structure includes a fin having a lower fin portion and an upper fin portion, the upper fin portion including germanium. A gate stack is over the upper fin portion of the fin. A first source or drain structure includes an epitaxial structure embedded in the fin at a first side of the gate stack. A second source or drain structure includes an epitaxial structure embedded in the fin at a second side of the gate stack. Each epitaxial structure includes a first semiconductor layer in contact with the upper fin portion, and a second semiconductor layer on the first semiconductor layer. The first semiconductor layer comprises silicon, germanium and phosphorous, and the second semiconductor layer comprises silicon and phosphorous.
-
公开(公告)号:US11328988B2
公开(公告)日:2022-05-10
申请号:US16728887
申请日:2019-12-27
Applicant: Intel Corporation
Inventor: Gilbert Dewey , Ryan Keech , Cory Bomberger , Cheng-Ying Huang , Ashish Agrawal , Willy Rachmady , Anand Murthy
IPC: H01L27/12 , H01L23/522 , H01L21/768 , H01L21/762
Abstract: A device includes a device level having a metallization structure coupled to a semiconductor device and a transistor above the device level. The transistor has a body including a single crystal group III-V or group IV semiconductor material, a source structure on a first portion of the body and a drain structure on a second portion of the body, where the source structure is separate from the drain structure. The transistor further includes a gate structure including a first gate structure portion in a recess in the body and a second gate structure portion between the source structure and the drain structure. A source contact is coupled with the source structure and a drain contact is coupled with the drain structure. The source contact is in contact with the metallization structure in the device level.
-
公开(公告)号:US11164785B2
公开(公告)日:2021-11-02
申请号:US16728903
申请日:2019-12-27
Applicant: Intel Corporation
Inventor: Ashish Agrawal , Gilbert Dewey , Cheng-Ying Huang , Willy Rachmady , Anand Murthy , Ryan Keech , Cory Bomberger
IPC: H01L21/822 , H01L27/12 , H01L29/08 , H01L23/522 , H01L29/417 , H01L21/8238
Abstract: A monolithic three-dimensional integrated circuit may include multiple transistor levels separated by one or more levels of metallization. An upper level transistor structure may include monocrystalline source and drain material epitaxially grown from a monocrystalline channel material at a temperature low enough to avoid degradation of a lower level transistor structure and/or degradation of one or more low-k dielectric materials between the transistor levels. A highly conductive n-type silicon source and drain material may be selectively deposited at low temperatures with a high pressure CVD process. Multiple crystals of source drain material arranged in a vertically stacked multi-channel transistor structure may be contacted by a single contact metallization.
-
公开(公告)号:US20240136277A1
公开(公告)日:2024-04-25
申请号:US18395192
申请日:2023-12-22
Applicant: Intel Corporation
Inventor: Gilbert Dewey , Ryan Keech , Cory Bomberger , Cheng-Ying Huang , Ashish Agrawal , Willy Rachmady , Anand Murthy
IPC: H01L23/522 , H01L21/762 , H01L21/768 , H01L27/12
CPC classification number: H01L23/5226 , H01L21/76251 , H01L21/76804 , H01L27/1203
Abstract: A device includes a device level having a metallization structure coupled to a semiconductor device and a transistor above the device level. The transistor has a body including a single crystal group III-V or group IV semiconductor material, a source structure on a first portion of the body and a drain structure on a second portion of the body, where the source structure is separate from the drain structure. The transistor further includes a gate structure including a first gate structure portion in a recess in the body and a second gate structure portion between the source structure and the drain structure. A source contact is coupled with the source structure and a drain contact is coupled with the drain structure. The source contact is in contact with the metallization structure in the device level.
-
公开(公告)号:US11804523B2
公开(公告)日:2023-10-31
申请号:US16580941
申请日:2019-09-24
Applicant: Intel Corporation
Inventor: Ryan Keech , Anand S. Murthy , Nicholas G. Minutillo , Suresh Vishwanath , Mohammad Hasan , Biswajeet Guha , Subrina Rafique
IPC: H01L29/08 , H01L29/06 , H01L29/423 , H01L29/78 , H01L29/167 , H01L29/417 , H01L29/10
CPC classification number: H01L29/0847 , H01L29/0673 , H01L29/1037 , H01L29/167 , H01L29/41733 , H01L29/42392 , H01L29/785
Abstract: Integrated circuit structures having source or drain structures with abrupt dopant profiles are described. In an example, an integrated circuit structure includes a vertical arrangement of horizontal nanowires. A gate stack is around the vertical arrangement of horizontal nanowires. A first epitaxial source or drain structure is at a first end of the vertical arrangement of horizontal nanowires. A second epitaxial source or drain structure is at a second end of the vertical arrangement of horizontal nanowires. The first and second epitaxial source or drain structures include silicon, phosphorous and arsenic, with an atomic concentration of phosphorous substantially the same as an atomic concentration of arsenic.
-
公开(公告)号:US20220223519A1
公开(公告)日:2022-07-14
申请号:US17709032
申请日:2022-03-30
Applicant: Intel Corporation
Inventor: Gilbert Dewey , Ryan Keech , Cory Bomberger , Cheng-Ying Huang , Ashish Agrawal , Willy Rachmady , Anand Murthy
IPC: H01L23/522 , H01L21/768 , H01L21/762 , H01L27/12
Abstract: A device includes a device level having a metallization structure coupled to a semiconductor device and a transistor above the device level. The transistor has a body including a single crystal group III-V or group IV semiconductor material, a source structure on a first portion of the body and a drain structure on a second portion of the body, where the source structure is separate from the drain structure. The transistor further includes a gate structure including a first gate structure portion in a recess in the body and a second gate structure portion between the source structure and the drain structure. A source contact is coupled with the source structure and a drain contact is coupled with the drain structure. The source contact is in contact with the metallization structure in the device level.
-
公开(公告)号:US11996404B2
公开(公告)日:2024-05-28
申请号:US17540120
申请日:2021-12-01
Applicant: Intel Corporation
Inventor: Cheng-Ying Huang , Gilbert Dewey , Ashish Agrawal , Kimin Jun , Willy Rachmady , Zachary Geiger , Cory Bomberger , Ryan Keech , Koustav Ganguly , Anand Murthy , Jack Kavalieros
IPC: H01L27/06 , H01L21/683 , H01L21/8238 , H01L27/092 , H01L29/04 , H01L29/08 , H01L29/10
CPC classification number: H01L27/0688 , H01L21/6835 , H01L21/823807 , H01L21/823814 , H01L21/823857 , H01L21/823871 , H01L27/092 , H01L29/045 , H01L29/0847 , H01L29/1033 , H01L2221/68363
Abstract: A monolithic three-dimensional integrated circuit may include multiple transistor levels separated by one or more levels of metallization. An upper level transistor structure may include a monocrystalline channel material over a bottom gate stack. The channel material and the gate stack materials may be formed on a donor substrate at any suitable temperature, and subsequently transferred from the donor substrate to a host substrate that includes lower-level circuitry. The upper-level transistor may be patterned from the transferred layers so that the gate electrode includes one or more bonding layers. Source and drain material may be patterned from a source and drain material layer that was transferred from the donor substrate along with the channel material, or source and drain material may be grown at low temperatures from the transferred channel material.
-
公开(公告)号:US11610889B2
公开(公告)日:2023-03-21
申请号:US16145375
申请日:2018-09-28
Applicant: INTEL CORPORATION
Inventor: Anand Murthy , Ryan Keech , Nicholas G. Minutillo , Ritesh Jhaveri
IPC: H01L27/092 , H01L29/66 , H01L29/51 , H01L29/78 , H01L29/08 , H01L29/49 , H01L29/167 , H01L21/8238 , H01L29/06 , H01L29/10
Abstract: Techniques are disclosed for providing an integrated circuit structure having NMOS transistors including an arsenic-doped interface layer between epitaxially grown source/drain regions and a channel region. The arsenic-doped interface layer may include, for example, arsenic-doped silicon (Si:As) having arsenic concentrations in a range of about 1E20 atoms per cm3 to about 5E21 atoms per cm3. The interface layer may have a relatively uniform thickness in a range of about 0.5 nm to full fill where the entire source/drain region is composed of the Si:As. In cases where the arsenic-doped interface layer only partially fills the source/drain regions, another n-type doped semiconductor material can fill remainder (e.g., phosphorus-doped III-V compound or silicon). The use of a layer having a high arsenic concentration can provide improved NMOS performance in the form of abrupt junctions in the source/drain regions and highly conductive source/drain regions with negligible diffusion of arsenic into the channel region.
-
公开(公告)号:US11935887B2
公开(公告)日:2024-03-19
申请号:US16368077
申请日:2019-03-28
Applicant: Intel Corporation
Inventor: Ryan Keech , Nicholas Minutillo , Anand Murthy , Aaron Budrevich , Peter Wells
IPC: H01L29/66 , H01L21/8234 , H01L23/00 , H01L27/088 , H01L29/08 , H01L29/167 , H01L29/78
CPC classification number: H01L27/0886 , H01L21/823418 , H01L21/823431 , H01L21/823437 , H01L21/823475 , H01L24/09 , H01L24/17 , H01L29/0847 , H01L29/167 , H01L29/66545 , H01L29/66795 , H01L29/785 , H01L2029/7858 , H01L2224/0401
Abstract: Integrated circuit structures having source or drain structures with vertical trenches are described. In an example, an integrated circuit structure includes a fin having a lower fin portion and an upper fin portion. A gate stack is over the upper fin portion of the fin, the gate stack having a first side opposite a second side. A first source or drain structure includes an epitaxial structure embedded in the fin at the first side of the gate stack. A second source or drain structure includes an epitaxial structure embedded in the fin at the second side of the gate stack. The epitaxial structures of the first and second source or drain structures have a vertical trench centered therein. The first and second source or drain structures include silicon and a Group V dopant impurity.
-
10.
公开(公告)号:US11929320B2
公开(公告)日:2024-03-12
申请号:US17709032
申请日:2022-03-30
Applicant: Intel Corporation
Inventor: Gilbert Dewey , Ryan Keech , Cory Bomberger , Cheng-Ying Huang , Ashish Agrawal , Willy Rachmady , Anand Murthy
IPC: H01L29/74 , H01L21/762 , H01L21/768 , H01L23/522 , H01L27/12
CPC classification number: H01L23/5226 , H01L21/76251 , H01L21/76804 , H01L27/1203
Abstract: A device includes a device level having a metallization structure coupled to a semiconductor device and a transistor above the device level. The transistor has a body including a single crystal group III-V or group IV semiconductor material, a source structure on a first portion of the body and a drain structure on a second portion of the body, where the source structure is separate from the drain structure. The transistor further includes a gate structure including a first gate structure portion in a recess in the body and a second gate structure portion between the source structure and the drain structure. A source contact is coupled with the source structure and a drain contact is coupled with the drain structure. The source contact is in contact with the metallization structure in the device level.
-
-
-
-
-
-
-
-
-