-
公开(公告)号:US09985639B2
公开(公告)日:2018-05-29
申请号:US14988745
申请日:2016-01-05
Applicant: Infineon Technologies AG
Inventor: Roberto Nonis , Peter Thurner , Thomas Santa
IPC: H03L7/00 , H03L7/24 , H03L7/08 , H04L7/00 , H03L7/093 , H03L1/02 , H03L7/099 , H03L7/10 , H03K9/08 , H04L7/033
CPC classification number: H03L7/24 , H03K9/08 , H03L1/022 , H03L7/08 , H03L7/081 , H03L7/093 , H03L7/099 , H03L7/10 , H03L7/113 , H03L7/183 , H03L2207/06 , H03L2207/50 , H04L7/00 , H04L7/033
Abstract: Representative implementations of devices and techniques provide non-linearity detection and mitigation for a phase interpolator of a controlled oscillator circuit, such as a PLL. A bit stream output of a phase detector of the oscillator circuit is segmented according to multiple phase positions of the phase interpolator, forming a bit stream for each of the multiple phase positions. Each bit stream of each phase position is analyzed, and phase position errors may be detected and mitigated based on the contents of the bit streams.
-
公开(公告)号:US12212649B2
公开(公告)日:2025-01-28
申请号:US18188629
申请日:2023-03-23
Applicant: Infineon Technologies AG
Inventor: George Efthivoulidis , Tony Gschier , Bernd Zimek , Peter Thurner , Thomas Santa
Abstract: A radar monolithic microwave integrated circuit (MMIC) includes a trigger encoder configured to receive a clock signal comprising a plurality of clock pulses having a fixed amplitude and a trigger signal configured to indicate trigger events. The trigger encoder is configured to encode the trigger signal into the clock signal to generate a distributed clock signal by skipping at least one clock pulse of the plurality of clock pulses to indicate a trigger event. The radar MMIC is configured to output the distributed clock signal having the at least one clock pulse skipped to indicate the trigger event. The radar MMIC is configured to receive the distributed clock signal as a received distributed clock signal. The radar MMIC further includes a radar operation controller configured to detect the trigger event based on the received distributed clock signal and initiate a radar operation based on detecting the trigger event.
-
公开(公告)号:US10693474B1
公开(公告)日:2020-06-23
申请号:US16276329
申请日:2019-02-14
Applicant: Infineon Technologies AG
Inventor: George Efthivoulidis , Peter Thurner
Abstract: A phase-locked loop (PLL) includes a detector configured to generate an error signal based on a difference between a reference signal and an output signal, a charge pump configured to generate current pulses based on the error signal, a loop filter configured to generate a control voltage based on the current pulses, and a voltage-controlled oscillator (VCO) configured to generate the output signal at a frequency which is a function of the control voltage. The loop filter includes a capacitive voltage divider configured to reduce the control voltage from a range that falls within a voltage domain of the charge pump to a range that falls within a voltage domain of the VCO, the voltage domain of the charge pump being greater than the voltage domain of the VCO.
-
公开(公告)号:US20180175947A1
公开(公告)日:2018-06-21
申请号:US15825785
申请日:2017-11-29
Applicant: Infineon Technologies AG
Inventor: Marc Tiebout , Michele Caruso , Daniele Dal Maistro , Peter Thurner
IPC: H04B17/12 , H03L7/093 , H03L7/089 , H03L7/183 , H03G3/20 , H01Q3/36 , H01Q3/28 , H01Q3/26 , H04B17/13
CPC classification number: H04B17/12 , H01Q3/267 , H01Q3/28 , H01Q3/36 , H03G3/20 , H03G3/3036 , H03L7/07 , H03L7/0891 , H03L7/093 , H03L7/183 , H03L7/22 , H04B17/13
Abstract: According to an embodiment, a radio frequency device includes a phase locked loop circuit, and an automatic gain control circuit, where an output of an automatic gain control circuit is coupled to a reference signal input of the phase locked loop circuit.
-
-
-