ENHANCED BASE DIE HEAT PATH USING THROUGH-SILICON VIAS

    公开(公告)号:US20230128903A1

    公开(公告)日:2023-04-27

    申请号:US18088478

    申请日:2022-12-23

    Abstract: Embodiments of the present disclosure may generally relate to systems, apparatuses, techniques, and/or processes directed to packages that include stacked dies that use thermal conductivity features including thermally conductive through silicon vias (TSVs) filled with thermally conductive material located in passive areas of a first die to route heat from a first die away from a second die that is coupled with the first die. In embodiments, the first die may be referred to as a base die. Embodiments may include thermal blocks in the form of dummy dies that include TSVs at least partially filled with thermal energy conducting material such as copper, solder, or other alloy.

    STIM/LIQUID METAL FILLED LASER DRILL TRENCH TO IMPROVE COOLING OF STACKED BOTTOM DIE

    公开(公告)号:US20210193548A1

    公开(公告)日:2021-06-24

    申请号:US16721807

    申请日:2019-12-19

    Abstract: Embodiments include semiconductor packages and a method to form such packages. A semiconductor package includes first and second bottom dies on a package substrate. The semiconductor package includes first top dies on the first bottom die, second top dies on the second bottom die, and a pedestal on the first and second bottom dies. The pedestal comprises a high thermal conductive material and is positioned on a region of top surfaces of the first and second bottom dies. The semiconductor package includes an encapsulation layer over the first and second bottom dies, and surrounds the first and second top dies and the pedestal. The semiconductor package includes a TIM over the first and second top dies, pedestal, and encapsulation layer, and an integrated heat spreader (IHS) over the TIM. The pedestal is on a periphery region of the top surfaces of the first and second bottom dies.

    DIE BACKSIDE STRUCTURES FOR ENHANCING LIQUID COOLING OF HIGH POWER MULTI-CHIP PACKAGE (MCP) DICE

    公开(公告)号:US20200176352A1

    公开(公告)日:2020-06-04

    申请号:US16612340

    申请日:2017-06-30

    Abstract: An integrated circuit die includes a device side and a backside opposite the device side, wherein the backside includes a heat transfer enhancement configuration formed therein or a heat transfer enhancement structure formed thereon each of which enhance a heat transfer area or a boiling nucleation site density over a planar backside surface. A method of forming an integrated circuit assembly includes disposing a heat exchanger on a multi-chip package, the multi-chip package including at least one integrated circuit die including a device side and an opposite backside includes a heat transfer enhancement configuration formed therein or a heat enhancement structure formed thereon; and contacting the backside of the at least one integrated circuit die with water or other cooling fluids, such as a mixture of water and antifreeze, alcohol, inert fluorinated hydrocarbon, helium, and/or other suitable cooling fluid (either liquid or gas).

    ENHANCED BASE DIE HEAT PATH USING THROUGH-SILICON VIAS

    公开(公告)号:US20210257277A1

    公开(公告)日:2021-08-19

    申请号:US16794789

    申请日:2020-02-19

    Abstract: Embodiments of the present disclosure may generally relate to systems, apparatuses, techniques, and/or processes directed to packages that include stacked dies that use thermal conductivity features including thermally conductive through silicon vias (TSVs) filled with thermally conductive material located in passive areas of a first die to route heat from a first die away from a second die that is coupled with the first die. In embodiments, the first die may be referred to as a base die. Embodiments may include thermal blocks in the form of dummy dies that include TSVs at least partially filled with thermal energy conducting material such as copper, solder, or other alloy.

Patent Agency Ranking