HOST-ENABLED BLOCK SWAP TECHNIQUES

    公开(公告)号:US20250044970A1

    公开(公告)日:2025-02-06

    申请号:US18797447

    申请日:2024-08-07

    Abstract: Methods, systems, and devices for host-enabled block swap techniques are described. In some examples, a host system may receive an indication of a health metric associated with a first physical block and a second physical block of a memory system, where a first logical block of the memory system is associated with a first type of data and is mapped to the first physical block, and where a second logical block of the memory system is associated with a second type of data. The host system may then determine that the health metric associated with the first physical block satisfies a threshold and may update a mapping associated with the first virtual block, the second virtual block, the first physical block, and the second physical block.

    Cache read context switching in a memory sub-system

    公开(公告)号:US11886346B2

    公开(公告)日:2024-01-30

    申请号:US17302067

    申请日:2021-04-22

    CPC classification number: G06F12/0844 G06F3/0659 G06F2212/1021

    Abstract: A memory device includes a memory array configured with a plurality of memory planes, and control logic, operatively coupled with the memory array. The control logic receives, from a requestor, a plurality of cache read commands requesting first data from the memory array spread across the plurality of memory planes and receives, from the requestor, a cache read context switch command and a snap read command requesting second data from one of the plurality of memory planes of the memory array. Responsive to receiving the cache read context switch command, the control logic suspends processing of the plurality of cache read commands and processes the snap read command to read the second data from the memory array and return the second data to the requestor.

Patent Agency Ranking