-
公开(公告)号:US12021552B2
公开(公告)日:2024-06-25
申请号:US17566047
申请日:2021-12-30
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Karthik Subburaj , Pranav Sinha , Mayank Kumar Singh , Rittu Sachdev , Karan Singh Bhatia , Shailesh Joshi , Indu Prathapan
CPC classification number: H04B1/0075 , H04B1/04 , H04B1/1036 , H04B1/69 , H04B2001/0408 , H04B2001/1045 , H04B2001/1063 , H04B2001/6912
Abstract: A device comprises a digital ramp generator, an oscillator, a power amplifier, a low-noise amplifier (LNA), a mixer, and an intermediate frequency amplifier (IFA). The oscillator generates a chirp signal based on an output from the digital ramp generator. The power amplifier receives the chirp signal and outputs an amplified chirp signal to a transmitter antenna. The LNA receives a reflected chirp signal from a receiver antenna. The mixer receives output of the LNA and combines it with the chirp signal from the oscillator. The IFA receives the mixer output signal and includes a configurable high-pass filter, which has a first cutoff frequency during a first portion of the chirp signal and a second cutoff frequency during a second portion of the chirp signal. In some implementations, the first cutoff frequency is chosen based on a frequency of a blocker signal introduced by couplings between the transmitter and receiver antennas.
-
公开(公告)号:US11817772B2
公开(公告)日:2023-11-14
申请号:US17380135
申请日:2021-07-20
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Subhash Sahni , Murugesh Subramaniam , Pranav Sinha
CPC classification number: H02M1/08 , H02M1/38 , H02M3/157 , H02M3/158 , H03K17/08 , H03K17/284 , H03K19/20 , H03K2017/0806
Abstract: A circuit includes a first gate control circuit including a first time delay element and first and second logic gates. The first time delay element and first and second logic gates receive a pulse width modulation (PWM) signal. The first logic gate includes a first output and second logic gate includes a second output. The circuit also includes a second gate control circuit that includes a second time delay element and third and fourth logic gates. The second time delay element includes an input coupled to the output of the first time delay element. The third logic gate includes a third output, and the fourth logic gate includes a fourth output. A first gate driver receives a first signal from one of the first or third outputs. A second gate driver receives a second signal from one of the second or fourth outputs.
-
公开(公告)号:US12096364B2
公开(公告)日:2024-09-17
申请号:US17530059
申请日:2021-11-18
Applicant: Texas Instruments Incorporated
Inventor: Sucheth Suresh Babu Kuncham , Arnab Das , Pranav Sinha , Meghna Agrawal
CPC classification number: H04W52/0229 , H03M1/185 , H04L5/0007 , H04W84/12
Abstract: A Wi-Fi wake-up receiver that receives wake-up signals encoded using orthogonal frequency division multiplexing based on-off keying (OFDM-OOK) modulation includes receiver circuitry having analog envelope detector circuitry configured to non-linearly down-convert an input signal and provide an energy signal for sampling by an analog-to-digital converter (ADC). A wake-up signal for waking up a main radio in a Wi-Fi device can be based on the digitized energy signal. The receiver circuitry can further include, upstream of the envelope detector circuitry and the ADC in the signal chain, an analog mixer for linearly down-converting the input signal and a low-pass filter for attenuating adjacent-channel interferer (ACI) signals prior to the non-linear down-conversion by the envelope detector circuitry. Sampling of the energy signal rather than the higher-bandwidth input signal yield power savings in the ADC and associated circuitry such as a modem.
-
公开(公告)号:US11888497B2
公开(公告)日:2024-01-30
申请号:US17893076
申请日:2022-08-22
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Debapriya Sahu , Pranav Sinha , Meghna Agrawal
CPC classification number: H03M1/462 , H03M1/0626 , H03M1/182 , H03M1/468
Abstract: An analog-to-digital converter (ADC) includes a switched capacitor circuit, a comparator, and a control circuit. The switched capacitor circuit has a switch control input and an output, and includes switches coupled to the switch control input and coupled to capacitors. The comparator has an input coupled to the output of the switched capacitor circuit and has an output. The control circuit has a switch control output coupled to the switch control input, has an input coupled to the output of the comparator, and provides switch control signals at the switch control output. Responsive to the switch control signals, the switched capacitor circuit provides an output signal to the comparator that is based on a sample of an analog input signal acquired in a sample acquisition cycle and based on a digital sample value output by the ADC prior to the sample acquisition cycle.
-
公开(公告)号:US11424756B2
公开(公告)日:2022-08-23
申请号:US17007887
申请日:2020-08-31
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Debapriya Sahu , Pranav Sinha , Meghna Agrawal
Abstract: A successive approximation register (SAR) analog-to-digital converter includes a capacitive digital-to-analog converter (CDAC), a comparator, and a SAR control circuit. The comparator is coupled to an output of the CDAC. The SAR control circuit is coupled to an input of the CDAC and to an output of the comparator. The SAR control circuit is configured to provide a feedback signal to the CDAC. The CDAC is configured to apply the feedback signal to form an infinite impulse response filter.
-
公开(公告)号:US11101726B2
公开(公告)日:2021-08-24
申请号:US16589799
申请日:2019-10-01
Applicant: TEXAS INSTRUMENTS INCORPORATED
Inventor: Subhash Sahni , Murugesh Subramaniam , Pranav Sinha
Abstract: A circuit includes a first gate control circuit including a first time delay element and first and second logic gates. The first time delay element and first and second logic gates receive a pulse width modulation (PWM) signal. The first logic gate includes a first output and second logic gate includes a second output. The circuit also includes a second gate control circuit that includes a second time delay element and third and fourth logic gates. The second time delay element includes an input coupled to the output of the first time delay element. The third logic gate includes a third output, and the fourth logic gate includes a fourth output. A first gate driver receives a first signal from one of the first or third outputs. A second gate driver receives a second signal from one of the second or fourth outputs.
-
-
-
-
-