-
公开(公告)号:US12132011B2
公开(公告)日:2024-10-29
申请号:US17408505
申请日:2021-08-23
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Kuo-Yuh Yang , Chia-Huei Lin , Chu-Chun Chang
IPC: H01L23/00 , H01L23/31 , H01L23/522
CPC classification number: H01L23/564 , H01L23/3192 , H01L23/5226 , H01L24/05 , H01L2224/05624 , H01L2924/3512
Abstract: An integrated circuit device includes a substrate; an integrated circuit region on the substrate, said integrated circuit region comprising a dielectric stack; a seal ring disposed in said dielectric stack and around a periphery of the integrated circuit region; a trench around the seal ring and exposing a sidewall of the dielectric stack; and a moisture blocking layer continuously covering the integrated circuit region and extending to the sidewall of the dielectric stack, thereby sealing a boundary between two adjacent dielectric films in the dielectric stack.
-
公开(公告)号:US20240120405A1
公开(公告)日:2024-04-11
申请号:US18544280
申请日:2023-12-18
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Heng-Ching Lin , Yu-Teng Tseng , Chu-Chun Chang , Kuo-Yuh Yang , Chia-Huei Lin
IPC: H01L29/49 , H01L29/423 , H01L29/78
CPC classification number: H01L29/4983 , H01L29/4238 , H01L29/7835 , H01L21/26513
Abstract: A semiconductor device includes a gate structure on a substrate, in which the gate structure includes a main branch extending along a first direction on the substrate and a sub-branch extending along a second direction adjacent to the main branch. The semiconductor device also includes a first doped region overlapping the main branch and the sub-branch according to a top view and a second doped region overlapping the first doped region.
-
公开(公告)号:US11652017B2
公开(公告)日:2023-05-16
申请号:US17080855
申请日:2020-10-27
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Kuo-Yuh Yang , Chia-Huei Lin
IPC: H01L23/36 , H01L21/48 , H01L23/367
CPC classification number: H01L23/367 , H01L21/4803
Abstract: A high resistivity wafer with a heat dissipation structure includes a high resistivity wafer and a metal structure. The high resistivity wafer includes a heat dissipation region and a device support region. The high resistivity wafer consists of an insulating material. The metal structure is only embedded within the heat dissipation region of the high resistivity wafer. The metal structure surrounds the device support region.
-
公开(公告)号:US20220068766A1
公开(公告)日:2022-03-03
申请号:US17521805
申请日:2021-11-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Ching-Pin Hsu , Chih-Jung Wang , Chu-Chun Chang , Kuo-Yuh Yang , Chia-Huei Lin , Purakh Raj Verma
IPC: H01L23/482 , H01L21/02 , H01L21/762 , H01L21/768 , H01L23/485
Abstract: A semiconductor structure with an air gap includes a dielectric stack having a first dielectric layer on a substrate, a second dielectric layer on the first dielectric layer, and a third dielectric layer on the second dielectric layer. A first conductive layer and a second conductive layer are disposed in the dielectric stack. The first conductive layer and the second conductive layer are coplanar. A cross-like-shaped air gap is disposed in the dielectric stack between the first and second conductive layers. An oxide layer is disposed on a sidewall of the second dielectric layer within the cross-like-shaped air gap.
-
公开(公告)号:US20220059459A1
公开(公告)日:2022-02-24
申请号:US17520725
申请日:2021-11-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Chia-Huei Lin , Kuo-Yuh Yang
IPC: H01L23/528 , H01L29/08 , H01L29/78 , H01L27/12 , H01L29/423
Abstract: A semiconductor device includes a first gate line and a second gate line extending along a first direction, a third gate line extending along a second direction and between and directly contacting the first gate line and the second gate line, a drain region adjacent to one side of the third gate line, a fourth gate line extending along the second direction and between and directly contacting the first gate line and the second gate line, and a first metal interconnection extending along the second direction between the third gate line and the fourth gate line. Preferably, the third gate line includes a first protrusion and the fourth gate line includes a second protrusion.
-
公开(公告)号:US20210351066A1
公开(公告)日:2021-11-11
申请号:US17380057
申请日:2021-07-20
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Chia-Huei Lin , Kuo-Yuh Yang
IPC: H01L21/762 , H01L21/761 , H01L21/311 , H01L21/763 , H01L21/764 , H01L29/06 , H01L21/8234 , H01L29/66 , H01L27/088
Abstract: A method for fabricating semiconductor device includes the steps of: forming a first trench and a second trench in a substrate as a depth of the first trench is greater than a depth of the second trench; forming a liner in the first trench and the second trench; forming a first patterned mask on the substrate to cover the second trench; removing the liner in the first trench; removing the first patterned mask; and forming an insulating layer in the first trench and the second trench to form a trap rich isolation structure in the first trench and a deep trench isolation structure in the second trench.
-
公开(公告)号:US11152484B2
公开(公告)日:2021-10-19
申请号:US16808180
申请日:2020-03-03
Applicant: United Microelectronics Corp.
Inventor: Purakh Raj Verma , Kuo-Yuh Yang
IPC: H01L29/66 , H01L21/768 , H01L27/12 , H01L29/06
Abstract: A semiconductor structure including a substrate, a CMOS device and a BJT is provided. The substrate has a first side and a second side opposite to each other. The CMOS device includes an NMOS transistor and a PMOS transistor. The NMOS transistor includes a first N-type doped region and a second N-type doped region disposed in the substrate. The PMOS transistor includes a first P-type doped region and a second P-type doped region disposed in the substrate. The BJT includes a collector, a base and an emitter. The base is disposed on the first side of the substrate. The emitter is disposed on the base. A first metal silicide layer, a second metal silicide layer, and a third metal silicide layer are respectively located on the second side of the substrate and respectively disposed on the collector, the first N-type doped region, and the first P-type doped region.
-
公开(公告)号:US11114562B2
公开(公告)日:2021-09-07
申请号:US15892373
申请日:2018-02-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Chia-Huei Lin , Kuo-Yuh Yang
IPC: H01L29/78 , H01L29/786 , H01L29/10 , H01L29/06 , H01L29/423 , H01L29/66 , H01L21/285 , H01L21/266
Abstract: A semiconductor device includes: a first gate structure on a substrate; a first drain region having a first conductive type adjacent to one side of the first gate structure; a source region having the first conductive type adjacent to another side of the first gate structure; and a first body implant region having a second conductive type under part of the first gate structure.
-
公开(公告)号:US11101165B2
公开(公告)日:2021-08-24
申请号:US16561026
申请日:2019-09-05
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Chia-Huei Lin , Kuo-Yuh Yang
IPC: H01L21/762 , H01L21/761 , H01L21/311 , H01L21/763 , H01L21/764 , H01L29/06 , H01L21/8234 , H01L29/66 , H01L27/088 , H01L29/10
Abstract: A method for fabricating semiconductor device comprising the steps of: forming a first trench and a second trench in a substrate; forming a liner in the first trench and the second trench; forming a first patterned mask on the substrate to cover the second trench; removing the liner in the first trench; removing the first patterned mask; and forming an insulating layer in the first trench and the second trench to form a trap rich isolation structure in the first trench and a deep trench isolation structure in the second trench.
-
公开(公告)号:US20210043533A1
公开(公告)日:2021-02-11
申请号:US17080855
申请日:2020-10-27
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Purakh Raj Verma , Kuo-Yuh Yang , Chia-Huei Lin
IPC: H01L23/367 , H01L21/48
Abstract: A high resistivity wafer with a heat dissipation structure includes a high resistivity wafer and a metal structure. The high resistivity wafer includes a heat dissipation region and a device support region. The high resistivity wafer consists of an insulating material. The metal structure is only embedded within the heat dissipation region of the high resistivity wafer. The metal structure surrounds the device support region.
-
-
-
-
-
-
-
-
-