METHOD FOR THE FORMATION OF NANO-SCALE ON-CHIP OPTICAL WAVEGUIDE STRUCTURES
    173.
    发明申请
    METHOD FOR THE FORMATION OF NANO-SCALE ON-CHIP OPTICAL WAVEGUIDE STRUCTURES 审中-公开
    形成纳米片状光波导波长结构的方法

    公开(公告)号:US20160070060A1

    公开(公告)日:2016-03-10

    申请号:US14933095

    申请日:2015-11-05

    Inventor: Qing Liu

    Abstract: A strip of sacrificial semiconductor material is formed on top of a non-sacrificial semiconductor material substrate layer. A conformal layer of the non-sacrificial semiconductor material is epitaxially grown to cover the substrate layer and the strip of sacrificial semiconductor material. An etch is performed to selectively remove the strip of sacrificial semiconductor material and leave a hollow channel surrounded by the conformal layer and the substrate layer. Using an anneal, the conformal layer and the substrate layer are reflowed to produce an optical waveguide structure including the hollow channel.

    Abstract translation: 在非牺牲半导体材料衬底层的顶部上形成牺牲半导体材料条。 外延生长非牺牲半导体材料的保形层以覆盖基底层和牺牲半导体材料条。 执行蚀刻以选择性地去除牺牲半导体材料条并留下被保形层和基底层包围的中空通道。 使用退火,共形层和基底层被回流以产生包括中空通道的光波导结构。

    DUAL CHANNEL HYBRID SEMICONDUCTOR-ON-INSULATOR SEMICONDUCTOR DEVICES
    176.
    发明申请
    DUAL CHANNEL HYBRID SEMICONDUCTOR-ON-INSULATOR SEMICONDUCTOR DEVICES 有权
    双通道混合半导体绝缘体半导体器件

    公开(公告)号:US20150279861A1

    公开(公告)日:2015-10-01

    申请号:US14739736

    申请日:2015-06-15

    Abstract: Trenches are formed through a top semiconductor layer and a buried insulator layer of a semiconductor-on-insulator (SOI) substrate. A selective epitaxy is performed to form bulk semiconductor portions filling the trenches and in epitaxial alignment with the semiconductor material of a handle substrate. At least one dielectric layer is deposited over the top semiconductor layer and the bulk semiconductor portions, and is patterned to form openings over selected areas of the top semiconductor layer and the bulk semiconductor portions. A semiconductor alloy material is deposited within the openings directly on physically exposed surfaces of the top semiconductor layer and the bulk semiconductor portions. The semiconductor alloy material intermixes with the underlying semiconductor materials in a subsequent anneal. Within each of the SOI region and the bulk region, two types of semiconductor material portions are formed depending on whether a semiconductor material intermixes with the semiconductor alloy material.

    Abstract translation: 通过顶部半导体层和绝缘体上半导体(SOI)衬底的掩埋绝缘体层形成沟槽。 执行选择性外延以形成填充沟槽并与处理衬底的半导体材料外延对准的体半导体部分。 在顶部半导体层和体半导体部分上沉积至少一个电介质层,并且被图案化以在顶部半导体层和体半导体部分的选定区域上形成开口。 半导体合金材料直接在顶部半导体层和体半导体部分的物理暴露表面上沉积在开口内。 半导体合金材料在随后的退火中与下面的半导体材料混合。 在SOI区域和体区域的每一个内,根据半导体材料是否与半导体合金材料混合形成两种类型的半导体材料部分。

    METHOD FOR THE FORMATION OF FIN STRUCTURES FOR FINFET DEVICES
    178.
    发明申请
    METHOD FOR THE FORMATION OF FIN STRUCTURES FOR FINFET DEVICES 有权
    用于形成FINFET器件的FIN结构的方法

    公开(公告)号:US20140357060A1

    公开(公告)日:2014-12-04

    申请号:US13903630

    申请日:2013-05-28

    Abstract: A SOI substrate layer formed of a silicon semiconductor material includes adjacent first and second regions. A portion of the silicon substrate layer in the second region is removed such that the second region retains a bottom portion made of the silicon semiconductor material. An epitaxial growth of a silicon-germanium semiconductor material is made to cover the bottom portion. Germanium is then driven from the epitaxially grown silicon-germanium material into the bottom portion to convert the bottom portion to silicon-germanium. Further silicon-germanium growth is performed to define a silicon-germanium region in the second region adjacent the silicon region in the first region. The silicon region is patterned to define a first fin structure of a FinFET of a first (for example, n-channel) conductivity type. The silicon-germanium region is also patterned to define a second fin structure of a FinFET of a second (for example, p-channel) conductivity type.

    Abstract translation: 由硅半导体材料形成的SOI衬底层包括相邻的第一和第二区域。 去除第二区域中的硅衬底层的一部分,使得第二区域保持由硅半导体材料制成的底部。 制造硅 - 锗半导体材料的外延生长以覆盖底部。 然后将锗从外延生长的硅 - 锗材料驱动到底部,以将底部部​​分转化为硅 - 锗。 执行进一步的硅 - 锗生长以在与第一区域中的硅区域相邻的第二区域中限定硅 - 锗区域。 图案化硅区域以限定第一(例如,n沟道)导电类型的FinFET的第一鳍结构。 硅 - 锗区域也被图案化以限定第二(例如p沟道)导电类型的FinFET的第二鳍结构。

    METHOD FOR THE FORMATION OF A PROTECTIVE DUAL LINER FOR A SHALLOW TRENCH ISOLATION STRUCTURE
    179.
    发明申请
    METHOD FOR THE FORMATION OF A PROTECTIVE DUAL LINER FOR A SHALLOW TRENCH ISOLATION STRUCTURE 有权
    用于形成用于浅层隔离结构的保护性双层衬垫的方法

    公开(公告)号:US20140357039A1

    公开(公告)日:2014-12-04

    申请号:US13907237

    申请日:2013-05-31

    Abstract: On a substrate formed of a first semiconductor layer, an insulating layer and a second semiconductor layer, a silicon oxide pad layer and a silicon nitride pad layer are deposited and patterned to define a mask. The mask is used to open a trench through the first semiconductor layer and insulating layer and into the second semiconductor layer. A dual liner of silicon dioxide and silicon nitride is conformally deposited within the trench. The trench is filled with silicon dioxide. A hydrofluoric acid etch removes the silicon nitride pad layer along with a portion of the conformal silicon nitride liner. A hot phosphoric acid etch removes the silicon oxide pad layer, a portion of the silicon oxide filling the trench and a portion of the conformal silicon nitride liner. The dual liner protects against substrate etch through at an edge of the trench between the first and second semiconductor layers.

    Abstract translation: 在由第一半导体层,绝缘层和第二半导体层形成的衬底上,沉积氧化硅衬垫层和氮化硅衬垫层以形成掩模。 掩模用于打开通过第一半导体层和绝缘层并进入第二半导体层的沟槽。 二氧化硅和氮化硅的双衬垫共形沉积在沟槽内。 沟槽填充有二氧化硅。 氢氟酸蚀刻将氮化硅衬垫层与一部分共形氮化硅衬垫一起去除。 热磷酸蚀刻去除氧化硅衬垫层,填充沟槽的氧化硅的一部分和保形氮化硅衬垫的一部分。 双衬垫在第一和第二半导体层之间的沟槽的边缘处防止衬底蚀刻。

Patent Agency Ranking