Methods of forming isolation structures and fins on a FinFET semiconductor device
    11.
    发明授权
    Methods of forming isolation structures and fins on a FinFET semiconductor device 有权
    在FinFET半导体器件上形成隔离结构和鳍片的方法

    公开(公告)号:US08753940B1

    公开(公告)日:2014-06-17

    申请号:US13834410

    申请日:2013-03-15

    CPC classification number: H01L21/845 H01L21/823431

    Abstract: One method includes forming a plurality of trenches in a semiconducting substrate to define a plurality of fins, forming a layer of overfill material that overfills the trenches, wherein an upper surface of the overfill material is positioned above an upper surface of the fins, forming a masking layer above the layer of overfill material, wherein the masking layer has an opening that is positioned above a subset of the plurality of fins that is desired to be removed and wherein the subset of fins is comprised of at least one but less than all of the fins, performing an etching process through the masking layer to remove at least a portion of the layer of overfill material and expose the upper surface of the subset of fins, and performing a second etching process on the exposed surface of the subset of fins to remove the subset of fins.

    Abstract translation: 一种方法包括在半导体衬底中形成多个沟槽以限定多个翅片,形成覆盖沟槽的填充材料层,其中,所述填充材料的上表面位于所述翅片的上表面上方,形成 掩蔽层,其中所述掩蔽层具有位于所述多个翅片的子集上方的开口,所述多个翅片的子集需要被去除,并且其中所述翅片的子集包括至少一个但不是全部的 翅片,通过掩模层进行蚀刻工艺,以去除覆盖层材料层的至少一部分,并暴露散热片子组的上表面,并对翅片子组的暴露表面进行第二蚀刻工艺,以 去除鳍片的子集。

    Selective removal of gate structure sidewall(s) to facilitate sidewall spacer protection
    14.
    发明授权
    Selective removal of gate structure sidewall(s) to facilitate sidewall spacer protection 有权
    选择性去除栅极结构侧壁以促进侧壁间隔件保护

    公开(公告)号:US08993445B2

    公开(公告)日:2015-03-31

    申请号:US13740343

    申请日:2013-01-14

    CPC classification number: H01L29/401 H01L29/66545 H01L29/66795 H01L29/785

    Abstract: Methods are provided for facilitating fabricating a semiconductor device by selectively etching a gate structure sidewall(s) to facilitate subsequent sidewall spacer isolation. The method includes, for instance: providing a gate structure with a protective layer(s) over the gate structure, the gate structure including one or more sidewalls; selectively removing a portion of the gate structure along at least one sidewall to partially undercut the protective layer(s); and forming a sidewall spacer(s) over the sidewall(s) of the gate structure, with a portion of the sidewall spacer at least partially filling the partial undercut of the protective layer(s), and residing below the protective layer(s). In certain embodiments, the selectively removing includes implanting the sidewall(s) with a dopant to produce a doped region(s) of the gate structure, and subsequently, at least partially removing the doped region(s) of the gate structure selective to an undoped region of the gate structure.

    Abstract translation: 提供了通过选择性地蚀刻栅极结构侧壁以促进随后的侧壁间隔隔离来促进制造半导体器件的方法。 该方法包括例如:在栅极结构上提供具有保护层的栅极结构,栅极结构包括一个或多个侧壁; 沿着至少一个侧壁选择性地去除所述栅极结构的一部分以部分地切割所述保护层; 以及在所述栅极结构的侧壁上形成侧壁间隔物,所述侧壁间隔物的一部分至少部分地填充所述保护层的部分底切,并且位于所述保护层的下方, 。 在某些实施例中,选择性去除包括用掺杂剂注入侧壁以产生栅极结构的掺杂区域,并且随后至少部分地去除栅极结构的掺杂区域, 栅极结构的未掺杂区域。

    METHOD OF FORMING SEMICONDUCTOR FINS
    15.
    发明申请
    METHOD OF FORMING SEMICONDUCTOR FINS 审中-公开
    形成半导体FINS的方法

    公开(公告)号:US20140148011A1

    公开(公告)日:2014-05-29

    申请号:US13688258

    申请日:2012-11-29

    CPC classification number: H01L21/3065 H01L21/3083 H01L29/66795

    Abstract: An improved method of forming semiconductor fins is disclosed. Cavities are formed by etching a semiconductor substrate to a first depth. A surface treatment layer such as a nitride layer is then deposited or formed on the interior surface of the cavities. The etch then continues deeper, while the surface treatment layer protects the upper portion of the cavities.

    Abstract translation: 公开了一种形成半导体鳍片的改进方法。 通过将半导体衬底蚀刻到第一深度来形成空穴。 然后在空腔的内表面上沉积或形成诸如氮化物层的表面处理层。 然后蚀刻继续更深,同时表面处理层保护空腔的上部。

    Semiconductor device having a gate formed on a uniform surface and method for forming the same
    16.
    发明授权
    Semiconductor device having a gate formed on a uniform surface and method for forming the same 有权
    具有形成在均匀表面上的栅极的半导体器件及其形成方法

    公开(公告)号:US08697501B1

    公开(公告)日:2014-04-15

    申请号:US13693094

    申请日:2012-12-04

    CPC classification number: H01L29/66795 H01L29/66545

    Abstract: Aspects of the present invention generally relate to approaches for forming a semiconductor device (e.g., FinFET device) having a gate structure formed on a planar surface thereof. Specifically, a uniform, oxide-fin (OF) surface is formed. Then, a “dummy” gate structure and a set of spacers are formed thereon. Once the gate structure and set of spacers have been formed, the OF surface may be recessed. In one embodiment, the OF surface is uniformly recessed. In another embodiment, the OF surface is selectively recessed to yield a set of fins. In any event, after the recessing, an epitaxial layer is grown and an oxide fill is performed. Then, the “dummy” gate structure is removed (from between the set of spacers) and an oxide recess is performed to yield a set of channel fins between the spacers.

    Abstract translation: 本发明的方面通常涉及用于形成其平面上形成有栅极结构的半导体器件(例如,FinFET器件)的方法。 具体地,形成均匀的氧化物翅片(OF)表面。 然后,在其上形成“虚拟”栅极结构和一组间隔物。 一旦形成了栅极结构和间隔物组,则OF表面可以是凹进的。 在一个实施例中,OF表面是均匀凹陷的。 在另一个实施例中,OF表面选择性地凹入以产生一组翅片。 无论如何,在凹陷之后,生长外延层并进行氧化物填充。 然后,从“间隔件组”之间移除“虚拟”门结构,并且执行氧化物凹槽以产生间隔件之间的一组通道散热片。

Patent Agency Ranking