Lateral etch inhibited multiple etch method for etching material etchable with oxygen containing plasma
    12.
    发明申请
    Lateral etch inhibited multiple etch method for etching material etchable with oxygen containing plasma 审中-公开
    横向蚀刻抑制了用含氧等离子体蚀刻的蚀刻材料的多次蚀刻方法

    公开(公告)号:US20050158666A1

    公开(公告)日:2005-07-21

    申请号:US11037787

    申请日:2005-01-18

    摘要: A method for etching a pattern within a dual-layer stack dielectric layer employed within a microelectronics fabrication. A first low dielectric constant dielectric layer employing HSQ polymer spin-on-glass (SOP) dielectric material is formed over a substrate. A second dielectric layer is then provided to form a dual level dielectric stack layer. There is then formed over the dual dielectric layer a patterned photoresist etch mask layer. The pattern is transferred into and through the dielectric stack layer employing an anisotropic reactive ion etching environment to etch the pattern through the patterned photoresist etch mask layer. There is then added to the etchant environment additional gases under conditions to form a plasma in the final etching environment to stabilize the etched pattern surface and attenuate degradation of the etched pattern during subsequent stripping of the photoresist etch mask pattern.

    摘要翻译: 一种用于蚀刻在微电子制造中采用的双层堆叠介质层内的图案的方法。 在衬底上形成采用HSQ聚合物旋涂玻璃(SOP)电介质材料的第一低介电常数介电层。 然后提供第二电介质层以形成双电平电介质堆叠层。 然后在双电介质层上形成图案化的光致抗蚀剂蚀刻掩模层。 使用各向异性反应离子蚀刻环境将图案转移到介电堆叠层中并通过电介质堆叠层,以通过图案化的光致抗蚀剂蚀刻掩模层蚀刻图案。 然后在蚀刻剂环境中添加另外的气体,以在最终蚀刻环境中形成等离子体,以稳定蚀刻图案表面,并在随后剥离光致抗蚀剂蚀刻掩模图案期间减弱蚀刻图案的劣化。

    Dual damascene approach for small geometry dimension
    13.
    发明授权
    Dual damascene approach for small geometry dimension 有权
    用于小几何尺寸的双镶嵌方法

    公开(公告)号:US06319821B1

    公开(公告)日:2001-11-20

    申请号:US09557399

    申请日:2000-04-24

    IPC分类号: H01L214763

    摘要: A new method is provided of trench etching of the dual damascene structure. The invention replaces the conventional ARC deposition with the deposition of I-line photoresist. The I-line photoresist serves as an anti reflective coating and eliminates, for small opening size, the problems that are encountered with conventional ARC. The deposition characteristics of the I-line photoresist can be adjusted by pre-baking the I-line photoresist prior to deposition thereby controlling its viscosity and density.

    摘要翻译: 提供了一种新的双镶嵌结构的沟槽蚀刻方法。 本发明用常规的ARC沉积替代了I线光致抗蚀剂的沉积。 I线光致抗蚀剂用作抗反射涂层,并且为了小开口尺寸消除了常规ARC遇到的问题。 可以通过在沉积之前预烘烤I线光致抗蚀剂来调节I线光致抗蚀剂的沉积特性,从而控制其粘度和密度。

    Chemistry for etching organic low-k materials
    14.
    发明授权
    Chemistry for etching organic low-k materials 失效
    化学蚀刻有机低k材料

    公开(公告)号:US6040248A

    公开(公告)日:2000-03-21

    申请号:US104032

    申请日:1998-06-24

    CPC分类号: H01L21/31138 H01L21/76802

    摘要: A process for plasma etching of contact and via openings in low-k organic polymer dielectric layers is described which overcomes problems of sidewall bowing and hardmask pattern deterioration by etching the organic layer in a high density plasma etcher with a chlorine/inert gas plasma. By adding chlorine to the oxygen/inert gas plasma, the development of an angular aspect or faceting of the hardmask pattern edges by ion bombardment is abated. Essentially vertical sidewalls are obtained in the openings etched in the organic polymer layer while hardmask pattern integrity is maintained. The addition of a passivating agent such as nitrogen, BCl.sub.3, or CHF.sub.3 to the etchant gas mixture further improves the sidewall profile by reducing bowing through protective polymer formation.

    摘要翻译: 描述了一种用于等离子体蚀刻低k有机聚合物介电层中的接触和通孔开口的方法,其通过用氯/惰性气体等离子体在高密度等离子体蚀刻机中蚀刻有机层来克服侧壁弯曲和硬掩模图案劣化的问题。 通过向氧/惰性气体等离子体中加入氯,减少了通过离子轰击形成硬掩模图案边缘的角度方面或刻面。 在保持硬掩模图案完整性的同时,在有机聚合物层中蚀刻的开口中获得基本垂直的侧壁。 钝化剂如氮气,BCl3或CHF3添加到蚀刻剂气体混合物中,通过减少通过保护性聚合物形成的弯曲来进一步改善侧壁轮廓。

    Method of dual damascene etching
    15.
    发明授权
    Method of dual damascene etching 有权
    双镶嵌蚀刻方法

    公开(公告)号:US06194128B1

    公开(公告)日:2001-02-27

    申请号:US09156053

    申请日:1998-09-17

    IPC分类号: G03F700

    摘要: A novel method of dual damascene etching is disclosed. It is shown that the performance of ULSI circuits can be improved by shrinking interconnect dimensions through the use of dual damascene processes, using hard-masks to achieve vertical walls and hence smaller spaces in the damascene structures, introducing low-k (dielectric constant) insulating materials to reduce RC delays, and metallizing with copper without the deleterious effects of bridging after CMP. These are accomplished by using a novel recipe for etching the hard-masks used in a dual damascene process and still another recipe for etching low-k dielectric layers in three different combinations with oxide-based dielectric layers.

    摘要翻译: 公开了一种双镶嵌蚀刻的新方法。 通过使用双镶嵌工艺,通过使用硬掩模实现垂直壁并因此在镶嵌结构中实现更小的空间来缩小互连尺寸,可以提高ULSI电路的性能,引入低k(介电常数)绝缘 减少RC延迟的材料,以及铜的金属化,而没有CMP后的桥接的有害影响。 这些是通过使用用于蚀刻在双镶嵌工艺中使用的硬掩模的新配方来实现的,还有另一种用于蚀刻具有氧化物基电介质层的三种不同组合的低k电介质层的方案。

    HCL in overetch with hard mask to improve metal line etching profile
    16.
    发明授权
    HCL in overetch with hard mask to improve metal line etching profile 失效
    HCL在过硬的面罩中提高金属线蚀刻轮廓

    公开(公告)号:US6043163A

    公开(公告)日:2000-03-28

    申请号:US999233

    申请日:1997-12-29

    CPC分类号: H01L21/32136

    摘要: A new method of etching metal lines using HCl in the overetch step to prevent undercutting of the metal lines is described. Semiconductor device structures are provided in and on a semiconductor substrate. The semiconductor device structures are covered with an insulating layer. A barrier metal layer is deposited overlying the insulating layer. A metal layer is deposited overlying the barrier metal layer. A hard mask layer is deposited overlying the metal layer. The hard mask layer is covered with a layer of photoresist which is exposed, developed, and patterned to form the desired photoresist mask. The hard mask layer is etched away where it is not covered by the photoresist mask leaving a patterned hard mask. The metal layer is etched away where it is not covered by the patterned hard mask to form the metal lines. Overetching is performed to remove the barrier layer where it is not covered by the hard mask wherein HCl gas is one of the etchant gases used in the overetching whereby hydrogen ions from the HCl gas react with the metal layer and the barrier metal layer to form a passivation layer on the sidewalls of the metal lines thereby preventing undercutting of the metal lines resulting in metal lines having a vertical profile. The photoresist mask is removed and fabrication of the integrated circuit device is completed.

    摘要翻译: 描述了在过蚀刻步骤中使用HCl蚀刻金属线以防止金属线的底切的新方法。 半导体器件结构设置在半导体衬底中和半导体衬底上。 半导体器件结构被绝缘层覆盖。 覆盖在绝缘层上的阻挡金属层被沉积​​。 沉积在阻挡金属层上的金属层。 覆盖金属层的硬掩模层被沉积。 硬掩模层被一层光致抗蚀剂覆盖,该层被曝光,显影和图案化以形成所需的光致抗蚀剂掩模。 将硬掩模层蚀刻掉,其中未被光致抗蚀剂掩模覆盖,留下图案化的硬掩模。 金属层被蚀刻掉,其中未被图案化的硬掩模覆盖以形成金属线。 进行过蚀刻以去除其未被硬掩模覆盖的阻挡层,其中HCl气体是用于过蚀刻中的蚀刻剂气体之一,其中来自HCl气体的氢离子与金属层和阻挡金属层反应形成 钝化层,从而防止金属线的底切,导致具有垂直轮廓的金属线。 去除光致抗蚀剂掩模并完成集成电路器件的制造。

    Process for forming an integrated contact or via
    17.
    发明授权
    Process for forming an integrated contact or via 有权
    用于形成集成接触或通孔的工艺

    公开(公告)号:US06319822B1

    公开(公告)日:2001-11-20

    申请号:US09164999

    申请日:1998-10-01

    IPC分类号: H01L214763

    摘要: A method for etching of sub-quarter micron openings in insulative layers for contacts and vias is described. The method uses hardmask formed of carbon enriched titanium nitride. The hardmask has a high selectivity for etching contact and via openings in relatively thick insulative layers. The high selectivity requires a relatively thin hardmask which can be readily patterned by thin photoresist masks, making the process highly desirable for DUV photolithography. The hardmask is formed by MOCVD using a metallorganic titanium precursor. By proper selection of the MOCVD deposition conditions, a controlled amount of carbon is incorporated into the TiN film. The carbon is released as the hardmask erodes during plasma etching and participates in the formation of a protective polymer coating along the sidewalls of the opening being etched in the insulative layer. The protective sidewall polymer inhibits lateral chemical etching and results in openings with smooth, straight, and near-vertical sidewalls without loss of dimensional integrity.

    摘要翻译: 描述了用于在接触和通孔的绝缘层中蚀刻二分之一微米开口的方法。 该方法使用由富碳氮化钛形成的硬掩模。 硬掩模在相对较厚的绝缘层中对蚀刻接触和通孔的选择性很高。 高选择性需要相对薄的硬掩模,其可以通过薄的光致抗蚀剂掩模容易地图案化,使得该工艺对于DUV光刻非常期望。 硬掩模由MOCVD使用金属有机钛前体形成。 通过适当选择MOCVD沉积条件,将受控量的碳纳入TiN膜中。 在等离子体蚀刻期间,随着硬掩模腐蚀而释放碳,并且参与沿着在绝缘层中蚀刻的开口的侧壁形成保护性聚合物涂层。 保护性侧壁聚合物抑制侧向化学蚀刻并导致具有平滑,直的和近垂直的侧壁的开口,而不损失尺寸完整性。

    Method for etching reliable small contact holes with improved profiles
for semiconductor integrated circuits using a carbon doped hard mask
    18.
    发明授权
    Method for etching reliable small contact holes with improved profiles for semiconductor integrated circuits using a carbon doped hard mask 失效
    用于使用碳掺杂的硬掩模来蚀刻具有改进的半导体集成电路的轮廓的可靠的小接触孔的方法

    公开(公告)号:US6025273A

    公开(公告)日:2000-02-15

    申请号:US55433

    申请日:1998-04-06

    摘要: A method is achieved for fabricating small contact holes in an interlevel dielectric (ILD) layer for integrated circuits. The method increases the ILD etch rate while reducing residue build-up on the contact hole sidewall. This provides a very desirable process for making contact holes small than 0.25 um in width. After depositing the ILD layer over the partially completed integrated circuit which includes patterned doped first polysilicon layers, a second polysilicon layer is deposited and doped with carbon by ion implantation. A photoresist mask is used to etch openings in the carbon doped polysilicon layer to form a hard mask. The photoresist is removed, and the contact holes are plasma etched in the ILD layer while free carbon released from the hard mask, during etching, reduces the free oxygen in the plasma. This results in an enhanced fluorine (F.sup.+) etch rate for the contact holes in the ILD layer and reduces the residue build-up on the sidewalls of the contact holes. The hard mask is anneal in O.sub.2 to form an oxide layer and any surface carbon is removed in a wet etch. Reliable metal plugs can now be formed by depositing a barrier layer, such as titanium (Ti) or titanium nitride (TiN) and a metal such as tungsten (W) and etching back or chemical/mechanical polishing back to the oxide layer.

    摘要翻译: 实现了用于在用于集成电路的层间电介质(ILD)层中制造小接触孔的方法。 该方法增加了ILD蚀刻速率,同时减少了接触孔侧壁上的残留物积聚。 这提供了使接触孔宽度小于0.25μm的非常理想的方法。 在包括图案化掺杂的第一多晶硅层的部分完成的集成电路上沉积ILD层之后,通过离子注入沉积第二多晶硅层并掺杂碳。 光致抗蚀剂掩模用于蚀刻碳掺杂多晶硅层中的开口以形成硬掩模。 去除光致抗蚀剂,并且在ILD层中对接触孔进行等离子体蚀刻,而在蚀刻期间从硬掩模释放出的游离碳降低了等离子体中的游离氧。 这导致ILD层中的接触孔的氟(F +)蚀刻速率增加,并减少了接触孔的侧壁上的残留物积聚。 硬掩模在O 2中退火以形成氧化物层,并且在湿蚀刻中除去任何表面碳。 现在可以通过沉积诸如钛(Ti)或氮化钛(TiN)和诸如钨(W)的金属的阻挡层并且将氧化物层回蚀刻或化学/机械抛光来形成可靠的金属插塞。

    Achievement of top rounding in shallow trench etch
    19.
    发明授权
    Achievement of top rounding in shallow trench etch 失效
    在浅沟槽蚀刻中取得顶尖圆角的成就

    公开(公告)号:US5994229A

    公开(公告)日:1999-11-30

    申请号:US5567

    申请日:1998-01-12

    IPC分类号: H01L21/3065 H01L21/762

    CPC分类号: H01L21/3065 H01L21/76232

    摘要: A process for forming a shallow trench having steep sidewalls near its bottom and sloping sidewalls at the top is described. The process is in 3 stages. The first stage involves methane trifluoride, carbon tetrafluoride, argon, and oxygen. The second stage involves methane trifluoride and methane monofluoride, while the third stage involves hydrogen bromide, chlorine, and helium/oxygen. If the ratio of the various components at each stage is carefully controlled along with other variables such as discharge power, pressure, and duration, the trench profile described above is obtained with a minimum of deposited polymer material on the sidewalls.

    摘要翻译: 描述了一种用于形成在其底部附近具有陡峭侧壁并且在顶部具有倾斜侧壁的浅沟槽的工艺。 这个过程分3个阶段。 第一阶段涉及三氟化甲烷,四氟化碳,氩气和氧气。 第二阶段涉及甲烷三氟化氢和甲烷单氟化物,而第三阶段涉及溴化氢,氯气和氦气/氧气。 如果每个阶段的各种组分的比例与诸如放电功率,压力和持续时间的其他变量一起被仔细地控制,则上述的沟槽轮廓是通过在侧壁上沉积的最少的聚合物材料获得的。

    Hard mask method for forming chlorine containing plasma etched layer
    20.
    发明授权
    Hard mask method for forming chlorine containing plasma etched layer 失效
    用于形成含氯等离子体蚀刻层的硬掩模方法

    公开(公告)号:US5981398A

    公开(公告)日:1999-11-09

    申请号:US58122

    申请日:1998-04-10

    IPC分类号: H01L21/3213 H01L21/3065

    摘要: A method for forming a chlorine containing plasma etched patterned layer. There is first provided a substrate 10 employed within a microelectronics fabrication. There is then formed over the substrate a blanket target layer 12 formed of a material susceptible to etching within a second plasma employing a chlorine containing etchant gas composition. There is then formed upon the blanket target a blanket hard mask layer 14 formed of a material selected from the group consisting of silsesquioxane spin-on-glass (SOG) materials and amorphous carbon materials. There is then formed upon the blanket hard mask layer a patterned photoresist layer 16. There is then etched while employing the patterned photoresist layer as a first etch mask layer and while employing a first plasma employing a fluorine containing etchant gas composition the blanket hard mask layer to form a patterned hard mask layer. Finally, there is then etched while employing at least the patterned hard mask layer as a second etch mask layer and while employing the second plasma employing the chlorine containing etchant gas composition the blanket target layer to form the patterned target layer.

    摘要翻译: 一种形成含氯等离子体蚀刻图案层的方法。 首先提供了在微电子制造中使用的衬底10。 然后在衬底上形成由使用含氯蚀刻剂气体组合物在第二等离子体内易于蚀刻的材料形成的覆盖层目标层12。 然后在橡皮布目标上形成由选自倍半硅氧烷旋涂玻璃(SOG)材料和无定形碳材料的材料形成的橡皮布硬掩模层14。 然后在橡皮布硬掩模层上形成图案化的光致抗蚀剂层16.然后在使用图案化的光致抗蚀剂层作为第一蚀刻掩模层的同时进行蚀刻,并且在使用含氟蚀刻剂气体组合物的第一等离子体的同时, 以形成图案化的硬掩模层。 最后,在使用至少图案化的硬掩模层作为第二蚀刻掩模层的同时蚀刻,并且在使用含氯蚀刻剂气体组合物的第二等离子体时,覆盖目标层以形成图案化目标层。