-
公开(公告)号:US20230325650A1
公开(公告)日:2023-10-12
申请号:US17847491
申请日:2022-06-23
Applicant: Silicon Storage Technology, Inc.
Inventor: Hieu Van Tran , THUAN VU , STANLEY HONG , STEPHEN TRINH , MARK REITEN
Abstract: Numerous examples are disclosed of an artificial neural network that comprises vector-by-matrix multiplication arrays utilizing analog outputs. In one example, a system comprises a vector by matrix multiplication array comprising a plurality of non-volatile memory cells arranged in rows and columns; and an output circuit to receive a respective neuron current from respective columns of the vector by matrix multiplication array and to generate a respective output voltage, the output circuit comprising a neuron scalar to generate a scaled current from the received respective neuron current, and a current-to-voltage converter to convert the scaled current into the respective output voltage.
-
公开(公告)号:US20210358551A1
公开(公告)日:2021-11-18
申请号:US17082956
申请日:2020-10-28
Applicant: Silicon Storage Technology, Inc.
Inventor: HIEU VAN TRAN , STANLEY HONG , STEPHEN TRINH , THUAN VU , STEVEN LEMKE , VIPIN TIWARI , NHAN DO
Abstract: Numerous embodiments of analog neural memory arrays are disclosed. Two or more physical memory cells are grouped together to form a logical cell that stores one of N possible levels. Within each logical cell, the memory cells can be programmed using different mechanisms. For example, one or more of the memory cells in a logical cell can be programmed using a coarse programming mechanism, one or more of the memory cells can be programmed using a fine mechanism, and one or more of the memory cells can be programmed using a tuning mechanism. This achieves extreme programming accuracy and programming speed.
-
公开(公告)号:US20210295907A1
公开(公告)日:2021-09-23
申请号:US17024410
申请日:2020-09-17
Applicant: Silicon Storage Technology, Inc.
Inventor: HIEU VAN TRAN , THUAN VU , STEPHEN TRINH , STANLEY HONG , ANH LY , STEVEN LEMKE , VIPIN TIWARI , NHAN DO
Abstract: Numerous embodiments for performing tuning of a page or a word of non-volatile memory cells in an analog neural memory are disclosed. High voltage circuits used to generate high voltages applied to terminals of the non-volatile memory cells during the precision tuning process are also disclosed. Programming sequences for the application of the voltages to the terminals to minimize the occurrence of disturbances during tuning are also disclosed.
-
14.
公开(公告)号:US20210280240A1
公开(公告)日:2021-09-09
申请号:US16987101
申请日:2020-08-06
Applicant: Silicon Storage Technology, Inc.
Inventor: Hieu Van Tran , Thuan VU , STEPHEN TRINH , STANLEY HONG , ANH LY , VIPIN Tiwari
Abstract: Numerous embodiments of analog neural memory arrays are disclosed. In one embodiment, an analog neural memory system comprises an array of non-volatile memory cells, wherein the cells are arranged in rows and columns, the columns arranged in physically adjacent pairs of columns, wherein within each adjacent pair one column in the adjacent pair comprises cells storing W+ values and one column in the adjacent pair comprises cells storing W− values, wherein adjacent cells in the adjacent pair store a differential weight, W, according to the formula W=(W+)−(W−). In another embodiment, an analog neural memory system comprises a first array of non-volatile memory cells storing W+ values and a second array storing W− values.
-
15.
公开(公告)号:US20200349421A1
公开(公告)日:2020-11-05
申请号:US16449201
申请日:2019-06-21
Applicant: Silicon Storage Technology, Inc.
Inventor: Hieu Van Tran , STEPHEN TRINH , THUAN VU , STANLEY HONG , VIPIN TIWARI , MARK REITEN , NHAN DO
Abstract: Configurable input blocks and output blocks and physical layouts are disclosed for analog neural memory systems that utilize non-volatile memory cells. An input block can be configured to support different numbers of arrays arranged in a horizontal direction, and an output block can be configured to support different numbers of arrays arranged in a vertical direction. Adjustable components are disclosed for use in the configurable input blocks and output blocks.
-
-
-
-