INTEGRATED CIRCUITS WITH SHALLOW TRENCH ISOLATIONS, AND METHODS FOR PRODUCING THE SAME
    21.
    发明申请
    INTEGRATED CIRCUITS WITH SHALLOW TRENCH ISOLATIONS, AND METHODS FOR PRODUCING THE SAME 有权
    集成电路与低温分离器,以及生产它们的方法

    公开(公告)号:US20150145000A1

    公开(公告)日:2015-05-28

    申请号:US14092232

    申请日:2013-11-27

    CPC classification number: H01L21/76224 H01L29/0653 H01L29/66636 H01L29/7848

    Abstract: Integrated circuits with electrical components near shallow trench isolations and methods for producing such integrated circuits are provided. The method includes forming a trench is a substrate, where the trench has a trench surface. A barrier layer including silicon and germanium is formed overlying the trench surface. A shallow trench isolation is then formed with a core overlying the barrier layer, where the core includes a shallow trench isolation insulator.

    Abstract translation: 提供了具有靠近浅沟槽隔离的电气部件的集成电路以及用于制造这种集成电路的方法。 该方法包括形成沟槽是衬底,其中沟槽具有沟槽表面。 包括硅和锗的阻挡层形成在沟槽表面上。 然后用覆盖阻挡层的芯形成浅沟槽隔离,其中芯包括浅沟槽隔离绝缘体。

    Methods of inducing a desired stress in the channel region of a transistor by performing ion implantation/anneal processes on the gate electrode
    25.
    发明授权
    Methods of inducing a desired stress in the channel region of a transistor by performing ion implantation/anneal processes on the gate electrode 有权
    通过在栅电极上进行离子注入/退火处理在晶体管的沟道区域中产生所需应力的方法

    公开(公告)号:US08877582B2

    公开(公告)日:2014-11-04

    申请号:US13771294

    申请日:2013-02-20

    Abstract: One method herein includes forming a gate structure above an active area of a semiconductor substrate, forming sidewall spacer structures adjacent the gate structure, forming a masking layer that allows implantation of ions into the gate electrode but not into areas of the active region where source/drain regions for the transistor will be formed, performing a gate ion implantation process to form a gate ion implant region in the gate electrode and performing an anneal process. An N-type transistor including sidewall spacer structures positioned adjacent a gate structure, a plurality of source/drain regions for the transistor and a gate implant region positioned in a gate electrode, wherein the gate implant region is comprised of ions of phosphorous, arsenic or an implant material with an atomic size that is equal to or greater than the atomic size of phosphorous at a concentration level that falls within the range of 5e18-5e21 ions/cm3.

    Abstract translation: 这里的一种方法包括在半导体衬底的有源区上方形成栅极结构,形成与栅极结构相邻的侧壁间隔结构,形成允许将离子注入栅电极但不进入有源区的源的/ 将形成用于晶体管的漏极区域,执行栅极离子注入工艺以在栅极电极中形成栅极离子注入区域并执行退火工艺。 一种N型晶体管,其包括邻近栅极结构定位的侧壁间隔结构,用于晶体管的多个源极/漏极区域和位于栅极电极中的栅极注入区域,其中栅极注入区域由磷,砷或 原子尺寸等于或大于磷离子浓度在5e18-5e21离子/ cm3范围内的原子尺寸的植入材料。

    METHODS FOR FABRICATING INTEGRATED CIRCUITS WITH POLYCRYSTALLINE SILICON RESISTOR STRUCTURES USING A REPLACMENT GATE PROCESS FLOW, AND THE INTEGRATED CIRCUITS FABRICATED THEREBY
    26.
    发明申请
    METHODS FOR FABRICATING INTEGRATED CIRCUITS WITH POLYCRYSTALLINE SILICON RESISTOR STRUCTURES USING A REPLACMENT GATE PROCESS FLOW, AND THE INTEGRATED CIRCUITS FABRICATED THEREBY 有权
    使用替代浇口工艺流程制造具有多晶硅电阻结构的集成电路的方法及其整合的集成电路

    公开(公告)号:US20140319620A1

    公开(公告)日:2014-10-30

    申请号:US13874200

    申请日:2013-04-30

    Abstract: Integrated circuits and methods for fabricating integrated circuits are provided. In an embodiment, an integrated circuit includes a first transistor structure that includes an etch-stop material layer, a first workfunction material layer disposed over the etch-stop material layer, a second workfunction material layer disposed over the first workfunction material layer, and a metal fill material disposed over the second workfunction material layer. The integrated circuit further includes a second transistor structure that includes a layer of the etch-stop material, a layer of the second workfunction material disposed over the etch-stop material layer, and a layer of the metal fill material disposed over the second workfunction material layer. Still further, the integrated circuit includes a resistor structure that includes a layer of the etch-stop material, a layer of the metal fill material disposed over the etch-stop material layer, and a silicon material layer disposed over the metal fill material layer.

    Abstract translation: 提供了用于制造集成电路的集成电路和方法。 在一个实施例中,集成电路包括第一晶体管结构,其包括蚀刻停止材料层,设置在蚀刻停止材料层上的第一功函数材料层,设置在第一功函数材料层上的第二功函数材料层,以及 设置在第二功函数材料层上的金属填充材料。 集成电路还包括第二晶体管结构,其包括蚀刻停止材料层,设置在蚀刻停止材料层上的第二功函件层,以及设置在第二功函数材料上的金属填充材料层 层。 此外,集成电路包括电阻器结构,其包括蚀刻停止材料层,设置在蚀刻停止材料层上的金属填充材料层以及设置在金属填充材料层上的硅材料层。

    METHODS OF INDUCING A DESIRED STRESS IN THE CHANNEL REGION OF A TRANSISTOR BY PERFORMING ION IMPLANTATION/ANNEAL PROCESSES ON THE GATE ELECTRODE
    27.
    发明申请
    METHODS OF INDUCING A DESIRED STRESS IN THE CHANNEL REGION OF A TRANSISTOR BY PERFORMING ION IMPLANTATION/ANNEAL PROCESSES ON THE GATE ELECTRODE 有权
    通过对栅极电极进行离子植入/阳极处理,在晶体管的通道区域中诱导所需应力的方法

    公开(公告)号:US20140231907A1

    公开(公告)日:2014-08-21

    申请号:US13771294

    申请日:2013-02-20

    Abstract: One method herein includes forming a gate structure above an active area of a semiconductor substrate, forming sidewall spacer structures adjacent the gate structure, forming a masking layer that allows implantation of ions into the gate electrode but not into areas of the active region where source/drain regions for the transistor will be formed, performing a gate ion implantation process to form a gate ion implant region in the gate electrode and performing an anneal process. An N-type transistor including sidewall spacer structures positioned adjacent a gate structure, a plurality of source/drain regions for the transistor and a gate implant region positioned in a gate electrode, wherein the gate implant region is comprised of ions of phosphorous, arsenic or an implant material with an atomic size that is equal to or greater than the atomic size of phosphorous at a concentration level that falls within the range of 5e18-5e21 ions/cm3.

    Abstract translation: 这里的一种方法包括在半导体衬底的有源区上方形成栅极结构,形成与栅极结构相邻的侧壁间隔结构,形成允许将离子注入栅电极但不进入有源区的源的/ 将形成用于晶体管的漏极区域,执行栅极离子注入工艺以在栅极电极中形成栅极离子注入区域并执行退火工艺。 一种N型晶体管,其包括邻近栅极结构定位的侧壁间隔结构,用于晶体管的多个源极/漏极区域和位于栅极电极中的栅极注入区域,其中栅极注入区域由磷,砷或 原子尺寸等于或大于磷离子浓度在5e18-5e21离子/ cm3范围内的原子尺寸的植入材料。

Patent Agency Ranking