FLASH MEMORY DEVICE
    3.
    发明申请
    FLASH MEMORY DEVICE 审中-公开

    公开(公告)号:US20180108668A1

    公开(公告)日:2018-04-19

    申请号:US15831833

    申请日:2017-12-05

    Abstract: An integrated circuit product includes a silicon-on-insulator (SOI) substrate and a flash memory device positioned in a first area of the SOI substrate. The SOI substrate includes a semiconductor bulk substrate, a buried insulating layer positioned above the semiconductor bulk substrate, and a semiconductor layer positioned above the buried insulating layer, and the flash memory device includes a flash transistor device and a read transistor device. The flash transistor device includes a floating gate, an insulating layer positioned above the floating gate, and a control gate positioned above the insulating layer, wherein the floating gate includes a portion of the semiconductor layer. The read transistor device includes a gate dielectric layer positioned above the semiconductor bulk substrate and a read gate electrode positioned above the gate dielectric layer.

    SEMICONDUCTOR DEVICE COMPRISING A FLOATING GATE FLASH MEMORY DEVICE

    公开(公告)号:US20180047738A1

    公开(公告)日:2018-02-15

    申请号:US15234066

    申请日:2016-08-11

    CPC classification number: H01L27/11546 H01L27/1207 H01L29/161 H01L29/42328

    Abstract: A method of manufacturing a semiconductor device is provided including providing a silicon-on-insulator (SOI) substrate comprising a semiconductor bulk substrate, a buried insulation layer formed on the semiconductor bulk substrate and a semiconductor layer formed on the buried insulation layer, forming a first transistor device on and in the SOI substrate in a logic area of the SOI substrate, removing the semiconductor layer and the buried insulation layer from a memory area of the SOI substrate, forming a dielectric layer on the exposed semiconductor bulk substrate, forming a floating gate layer on the first dielectric layer, forming an insulating layer on the floating gate layer and forming a control gate layer on the insulating layer, wherein an upper surface of the floating gate layer is substantially at the same height level as an upper surface of the semiconductor layer remaining in the logic area.

    METHODS OF FORMING A COMPLEX GAA FET DEVICE AT ADVANCED TECHNOLOGY NODES
    7.
    发明申请
    METHODS OF FORMING A COMPLEX GAA FET DEVICE AT ADVANCED TECHNOLOGY NODES 有权
    在先进技术节点形成复合GAA FET器件的方法

    公开(公告)号:US20160233318A1

    公开(公告)日:2016-08-11

    申请号:US14615529

    申请日:2015-02-06

    CPC classification number: H01L29/42392 H01L29/66772 H01L29/78696

    Abstract: The present disclosure provides a method of forming a semiconductor device and a semiconductor device. An SOI substrate portion having a semiconductor layer, a buried insulating material layer and a bulk substrate is provided, wherein the buried insulating material layer is interposed between the semiconductor layer and the bulk substrate. The SOI substrate portion is subsequently patterned so as to form a patterned bi-layer stack on the bulk substrate, which bi-layer stack comprises a patterned semiconductor layer and a patterned buried insulating material layer. The bi-layer stack is further enclosed with a further insulating material layer and an electrode material is formed on and around the further insulating material layer. Herein a gate electrode is formed by the bulk substrate and the electrode material such that the gate electrode substantially surrounds a channel portion formed by a portion of the patterned buried insulating material layer.

    Abstract translation: 本公开提供了形成半导体器件和半导体器件的方法。 提供具有半导体层,掩埋绝缘材料层和体基板的SOI衬底部分,其中埋入绝缘材料层插入在半导体层和块状衬底之间。 SOI衬底部分随后被图案化以便在本体衬底上形成图案化的双层堆叠,该双层堆叠包括图案化的半导体层和图案化的掩埋绝缘材料层。 双层堆叠进一步被另外的绝缘材料层封闭,并且在另外的绝缘材料层上和周围形成电极材料。 这里,栅电极由体基板和电极材料形成,使得栅电极基本上围绕由图案化的掩埋绝缘材料层的一部分形成的沟道部分。

    Contact geometry having a gate silicon length decoupled from a transistor length
    8.
    发明授权
    Contact geometry having a gate silicon length decoupled from a transistor length 有权
    具有与晶体管长度分离的栅极硅长度的接触几何形状

    公开(公告)号:US09412859B2

    公开(公告)日:2016-08-09

    申请号:US13792730

    申请日:2013-03-11

    Abstract: Methods for forming a semiconductor device are provided. In one embodiment, a gate structure having a gate insulating layer and a gate electrode structure formed on the gate insulating layer is provided. The methods provide reducing a dimension of the gate electrode structure relative to the gate insulating layer along a direction extending in parallel to a direction connecting the source and drain. A semiconductor device structure having a gate structure including a gate insulating layer and a gate electrode structure formed above the gate insulating layer is provided, wherein a dimension of the gate electrode structure extending along a direction which is substantially parallel to a direction being oriented from source to drain is reduced relative to a dimension of the gate insulating layer. According to some examples, gate structures are provided having a gate silicon length which is decoupled from the channel width induced by the gate structure.

    Abstract translation: 提供了形成半导体器件的方法。 在一个实施例中,提供了一种在栅极绝缘层上形成栅极绝缘层和栅电极结构的栅极结构。 所述方法提供了沿着平行于连接源极和漏极的方向延伸的方向,相对于栅极绝缘层减小栅电极结构的尺寸。 提供一种具有栅极结构的半导体器件结构,该栅极结构包括形成在栅极绝缘层上方的栅极绝缘层和栅电极结构,其中栅电极结构的尺寸沿着基本上平行于源极方向的方向延伸 漏极相对于栅极绝缘层的尺寸减小。 根据一些示例,提供具有栅极硅长度的栅极结构,其与由栅极结构引起的沟道宽度解耦。

    Three-dimensional transistor with improved channel mobility
    9.
    发明授权
    Three-dimensional transistor with improved channel mobility 有权
    具有改善信道移动性的三维晶体管

    公开(公告)号:US09373720B2

    公开(公告)日:2016-06-21

    申请号:US14052977

    申请日:2013-10-14

    Abstract: The present invention relates to a semiconductor structure comprising at least a first and a second three-dimensional transistor, wherein the first transistor and the second transistor are electrically connected in parallel to each other, and wherein each transistor comprises a source and a drain, wherein the source and/or drain of the first transistor is at least partially separated from, respectively, the source and/or drain of the second transistor. The invention further relates to a process for realizing such a semiconductor structure.

    Abstract translation: 本发明涉及包括至少第一和第二三维晶体管的半导体结构,其中第一晶体管和第二晶体管彼此并联电连接,并且其中每个晶体管包括源极和漏极,其中 第一晶体管的源极和/或漏极分别与第二晶体管的源极和/或漏极部分地分开。 本发明还涉及一种用于实现这种半导体结构的方法。

Patent Agency Ranking