Process monitoring for gate cut mask

    公开(公告)号:US09685336B1

    公开(公告)日:2017-06-20

    申请号:US15055954

    申请日:2016-02-29

    Abstract: A method of monitoring critical dimensions of gate electrode structures is provided including providing a substrate, forming a gate electrode pattern on the substrate comprising forming gate electrode lines parallel to each other, forming a mask layer on the gate electrode pattern and forming openings in the mask layer in a crosswise direction with respect to the direction of the parallel gate electrode lines, thereby exposing portions of the gate electrode pattern, etching exposed portions of the gate electrode pattern through the mask layer openings, thereby obtaining a negative image of the mask layer openings, removing remaining portions of the mask layer, and monitoring dimensions of the mask layer openings.

    DEEP FENCE ISOLATION FOR LOGIC CELLS
    24.
    发明申请

    公开(公告)号:US20200083223A1

    公开(公告)日:2020-03-12

    申请号:US16129221

    申请日:2018-09-12

    Abstract: Structures for field-effect transistors and methods for fabricating a structure for field-effect transistors. A logic cell includes first and second field-effect transistors and a well defining a back gate that is arranged beneath the first and second field-effect transistors. A dielectric layer is arranged between the well and the logic cell. A plurality of deep trench isolation regions extend through the dielectric layer and are arranged to surround the first and second field-effect transistors and the well. The back gate is shared by the first and second field-effect transistors.

    Methods for forming integrated circuits that include a dummy gate structure

    公开(公告)号:US10157996B2

    公开(公告)日:2018-12-18

    申请号:US15648889

    申请日:2017-07-13

    Abstract: A method includes forming a first material stack above a first transistor region, a second transistor region, and a dummy gate region of a semiconductor structure, the first material stack including a high-k material layer and a workfunction adjustment metal layer. The first material stack is patterned to remove a first portion of the first material stack from above the dummy gate region while leaving second portions of the first material stack above the first and second transistor regions. A gate electrode stack is formed above the first and second transistor regions and above the dummy gate region, and the gate electrode stack and the remaining second portions of the first material stack are patterned to form a first gate structure above the first transistor region, a second gate structure above the second transistor region, and a dummy gate structure above the dummy gate region.

    Device comprising a plurality of FDSOI static random-access memory bitcells and method of operation thereof
    30.
    发明授权
    Device comprising a plurality of FDSOI static random-access memory bitcells and method of operation thereof 有权
    包括多个FDSOI静态随机存取存储器位单元的装置及其操作方法

    公开(公告)号:US09490007B1

    公开(公告)日:2016-11-08

    申请号:US14718574

    申请日:2015-05-21

    Abstract: A device including a plurality of static random-access memory (SRAM) bitcells arranged in rows and columns, wherein the SRAM bitcells comprise fully depleted silicon-on-insulator field effect transistors (FDSOI-FETs). The FDSOI-FETs comprise P-channel-pull-up-transistors, wherein each P-channel-pull-up-transistor comprises a back gate. The device further includes a plurality of bitlines, wherein each bitline is electrically connected to the SRAM bitcells of one of the columns and a plurality of wordlines, wherein each wordline is electrically connected to the SRAM bitcells of one of the rows. The device further includes a bitline control circuit configured to select at least one column for writing, wherein during a write operation a first control signal is applied to the back gates of the P-channel-pull-up-transistors of the at least one column selected for writing and a second control signal to the back gates of the P-channel-pull-up-transistors of the columns not selected for writing.

    Abstract translation: 一种包括以行和列排列的多个静态随机存取存储器(SRAM)位单元的器件,其中SRAM位单元包括完全耗尽的绝缘体上的硅场效应晶体管(FDSOI-FET)。 FDSOI-FET包括P沟道上拉晶体管,其中每个P沟道上拉晶体管包括一个后栅极。 该设备还包括多个位线,其中每个位线电连接到一列的SRAM位单元和多个字线,其中每个字线电连接到其中一行的SRAM位单元。 该装置还包括位线控制电路,其被配置为选择至少一个用于写入的列,其中在写入操作期间,将第一控制信号施加到至少一个列的P沟道上拉晶体管的背栅极 选择用于写入的第二控制信号和未被选择用于写入的列的P沟道上拉晶体管的后栅极。

Patent Agency Ranking